参数资料
型号: ICSVF2509YGLF-T
元件分类: 时钟及定时
英文描述: 2509 SERIES, PLL BASED CLOCK DRIVER, 9 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO24
封装: 4.40 MM, 0.65 MM PITCH, MO-153, TSSOP-24
文件页数: 6/7页
文件大小: 121K
代理商: ICSVF2509YGLF-T
6
ICSVF2509B
1036C—07/13/05
General Layout Precautions:
An ICS2509C is used as an example. It is similar to the
ICSVF2509. The same rules and methods apply.
1)
Use copper flooded ground on the top signal layer
under the clock buffer The area under U1 in figure 1
on the right is an example. Every ground pin goes to a
ground via. The vias are not visible in figure 1.
2)
Use power vias for power and ground. Vias 20 mil or
larger in diameter have lower high frequency
impedance. Vias for signals may be minimum drill
size.
3)
Make all power and ground traces are as wide as the
via pad for lower inductance.
4)
VAA for pin 23 has a low pass RC filter to decouple
the digital and analog supplies. C9-12 may be replaced
with a single low ESR (0.8 ohm or less) device with
the same total capacitance. R2 may be replaced with a
ferrite bead. The bead should have a DC resistance of
at least 0.5 ohms. 1 ohm is better. It should have an
impedance of at least 300 ohms at 100MHz. 600 ohms
at 100MHz is better.
5)
Notice that ground vias are never shared.
6)
All VCC pins have a decoupling capacitor. Power is
always routed from the plane connection via to the
capacitor pad to the VCC pin on the clock buffer.
7)
Component R1 is located at the clock source.
8)
Component C1, if used, has the effect of adding delay.
9)
Component C7 , if used, has the effect of subtracting
delay. Delaying the FBIn clock will cause the output
clocks to be earlier. A more effective method is to use
the propagation time of a trace between FBOut and
FBIn.
Component Values:
C1,C7= As necessary for delay
adjust
C[6:2]=.01uF
C8,C13=0.1uF
C[12:9]=4.7Uf
R1=10 ohm. Locate at driver
R2=10 ohm.
Figure 1.
相关PDF资料
PDF描述
ICSVF2510YG-T PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO24
ICSVF2510YG-T PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO24
IDM29901NC IDM2900 SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDIP20
IDM29908JM S SERIES, QUAD POSITIVE EDGE TRIGGERED D LATCH, TRUE OUTPUT, CDIP16
IDM29908JC S SERIES, QUAD POSITIVE EDGE TRIGGERED D LATCH, TRUE OUTPUT, CDIP16
相关代理商/技术参数
参数描述
ICSXXXXCFLFT 制造商:ICS 制造商全称:ICS 功能描述:PCIe Gen 2 main Clock for Intel-based Servers
ICSXXXXCGLFT 制造商:ICS 制造商全称:ICS 功能描述:PCIe Gen 2 main Clock for Intel-based Servers
ICSXXXXY 制造商:ICS 制造商全称:ICS 功能描述:Auto-Negotiation Advertisement Register (register 4 [0x04])
ICSXXXXYFLFT 制造商:ICS 制造商全称:ICS 功能描述:System Clock Chip for ATI RS400 P4TM-based Systems
ICSXXXXYGLFT 制造商:ICS 制造商全称:ICS 功能描述:System Clock Chip for ATI RS400 P4TM-based Systems