参数资料
型号: IDT5992A-7JRI
厂商: INTEGRATED DEVICE TECHNOLOGY INC
元件分类: 时钟及定时
英文描述: PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC32
封装: PLASTIC, LCC-32
文件页数: 1/8页
文件大小: 123K
代理商: IDT5992A-7JRI
1
COMMERCIALANDINDUSTRIALTEMPERATURERANGES
IDT5992A
PROGRAMMABLESKEWPLLCLOCKDRIVERTURBOCLOCK
GN D /sO E
1Q 0
Sk e w
Se le ct
1Q 1
1F 1:0
3
2Q 0
Sk e w
Se le ct
2Q 1
2F 1:0
FS
3
RE F
PL L
FB
3
3Q 0
Sk e w
Se le ct
3Q 1
3F 1:0
3
4Q 0
4Q 1
Sk e w
Se le ct
4F 1:0
3
V DDQ /P E
AUGUST 2000
2000
Integrated Device Technology, Inc.
DSC-5391/-
c
IDT5992A
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
PROGRAMMABLE SKEW
PLL CLOCK DRIVER
TURBOCLOCK
DESCRIPTION:
The IDT5992A is a high fanout PLL based clock driver intended for
high performance computing and data-communications applications. A
key feature of the programmable skew is the ability of outputs to lead or
lag the REF input signal. The IDT5992A has eight programmable skew
outputs in four banks of 2. Skew is controlled by 3-level input signals
that may be hard-wired to appropriate HIGH-MID-LOW levels.
The IDT5992A maintains Cypress CY7B992 compatibility while pro-
viding two additional features: Synchronous Output Enable (GND/
sOE),
and Positive/Negative Edge Synchronization (VDDQ/PE). When the GND/
sOE pin is held low, all the outputs are synchronously enabled (CY7B992
compatibility). However, if GND/
sOE is held high, all the outputs except
3Q0 and 3Q1 are synchronously disabled.
Furthermore, when the VDDQ/PE is held high, all the outputs are syn-
chronized with the positive edge of the REF clock input (CY7B992 com-
patibility). When VDDQ/PE is held low, all the outputs are synchronized
with the negative edge of REF.
FEATURES:
4 pairs of programmable skew outputs
Low skew: 200ps same pair, 250ps all outputs
Selectable positive or negative edge synchronization:
Excellent for DSP applications
Synchronous output enable
Output frequency: 3.75MHz to 100MHz
2x, 4x, 1/2, and 1/4 outputs
5V with CMOS outputs
3 skew grades:
IDT5992A -2: tSKEW0 <250ps
IDT5992A -5: tSKEW0 <500ps
IDT5992A -7: tSKEW0 <750ps
3-level inputs for skew and PLL range control
PLL bypass for DC testing
External feedback, internal loop filter
46mA IOLhigh drive outputs
Low Jitter: <200ps peak-to-peak
Outputs drive 50
terminatedlines
Pin-compatible with Cypress CY7B992
Available in PLCC Package
FUNCTIONAL BLOCK DIAGRAM
相关PDF资料
PDF描述
IDT5T929-30NLGI 5T SERIES, PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC28
IDT5T929-10NLI8 5T SERIES, PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC28
IDT5T929-10NLGI 5T SERIES, PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC28
IDT5T929-10NLI 5T SERIES, PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC28
IDT5T9950PFGI8 PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
相关代理商/技术参数
参数描述
IDT5993A2Q 制造商:Integrated Device Technology Inc 功能描述:
IDT5P30017NDGI 制造商:Integrated Device Technology Inc 功能描述:IC CLOCK GENERATOR 28QFN
IDT5P30017NDGI8 制造商:Integrated Device Technology Inc 功能描述:IC CLOCK GENERATOR 28QFN
IDT5P30018NBG8 制造商:Integrated Device Technology Inc 功能描述:IC CLOCK GENERATOR 28QFN
IDT5P49EE502NDGI 制造商:Integrated Device Technology Inc 功能描述:IC CLOCK GENERATOR 20QFN