参数资料
型号: IDT7134SA55JG
厂商: IDT, Integrated Device Technology Inc
文件页数: 9/12页
文件大小: 0K
描述: IC SRAM 32KBIT 55NS 52PLCC
标准包装: 48
格式 - 存储器: RAM
存储器类型: SRAM - 双端口,异步
存储容量: 32K (4K x 8)
速度: 55ns
接口: 并联
电源电压: 4.5 V ~ 5.5 V
工作温度: 0°C ~ 70°C
封装/外壳: 52-LCC(J 形引线)
供应商设备封装: 52-PLCC(19x19)
包装: 管件
产品目录页面: 1255 (CN2011-ZH PDF)
其它名称: 7134SA55JG
800-1446
800-1446-5
800-1446-ND
IDT7134SA/LA
High-Speed 4K x 8 Dual-Port Static SRAM
Military, Industrial and Commercial Temperature Ranges
Timing Waveform of Write with Port-to-Port Read (1,2,3)
t WC
ADDR "A"
MATCH
R/ W "A"
DATA IN "A"
ADDR "B"
DATA OUT "B"
(1)
t WP
t DW
VALID
MATCH
t WDD
t AW
VALID
NOTES:
t DDD
2720 drw 10
1. Write cycle parameters should be adhered to, in order to ensure proper writing.
2. CE L = CE R = V IL. OE "B" = V IL.
3. Port "A" may be either left or right port. Port "B" is the opposite from port "A".
Timing Waveform of Write Cycle No. 1, R/ W Controlled Timing (1,5,8)
t WC
ADDRESS
OE
t AS (6)
CE
R/ W
t AW
t WP (2)
t WR (3)
t HZ (7)
t LZ
DATA OUT
(7)
t WZ (7)
(4)
t DW
t OW
t DH
t HZ (7)
(4)
DATA IN
NOTES:
2720 drw 11
1. R/ W or CE must be HIGH during all address transitions.
2. A write occurs during the overlap (t EW or t WP ) of a CE =V IL and R/ W = V IL .
3. t WR is measured from the earlier of CE or R/ W going to V IH to the end-of-write cycle.
4. During this period, the I/O pins are in the output state, and input signals must not be applied.
5. If the CE = V IL transition occurs simultaneously with or after the R/ W = V IL transition, the outputs remain in the High-impedance state.
6. Timing depends on which enable signal ( CE or R/ W ) is asserted last.
7. This parameter is guaranteed by device characterization, but is not production tested. Transition is measured 0mV from steady state with the Output Test Load
(Figure 2).
8. If OE = V IL during a R/ W controlled write cycle, the write pulse width must be the larger of t WP or (t WZ + t DW ) to allow the I/O drivers to turn off data to be placed on the bus
for the required t DW . If OE = V IH during an R /W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified t WP .
9
相关PDF资料
PDF描述
ATF22V10C-7JC IC PLD 7NS 28PLCC
ATF22V10C-5JC IC PLD 5NS 28PLCC
ATF22V10C-10XC IC PLD 10NS 24TSSOP
HMC65DRXI CONN EDGECARD 130PS DIP .100 SLD
AMM36DRMI-S288 CONN EDGECARD 72POS .156 EXTEND
相关代理商/技术参数
参数描述
IDT7134SA55JG8 功能描述:IC SRAM 32KBIT 55NS 52PLCC RoHS:是 类别:集成电路 (IC) >> 存储器 系列:- 标准包装:2,000 系列:MoBL® 格式 - 存储器:RAM 存储器类型:SRAM - 异步 存储容量:16M(2M x 8,1M x 16) 速度:45ns 接口:并联 电源电压:2.2 V ~ 3.6 V 工作温度:-40°C ~ 85°C 封装/外壳:48-VFBGA 供应商设备封装:48-VFBGA(6x8) 包装:带卷 (TR)
IDT7134SA55JI 功能描述:IC SRAM 32KBIT 55NS 52PLCC RoHS:否 类别:集成电路 (IC) >> 存储器 系列:- 标准包装:72 系列:- 格式 - 存储器:RAM 存储器类型:SRAM - 同步 存储容量:9M(256K x 36) 速度:75ns 接口:并联 电源电压:3.135 V ~ 3.465 V 工作温度:-40°C ~ 85°C 封装/外壳:100-LQFP 供应商设备封装:100-TQFP(14x14) 包装:托盘 其它名称:71V67703S75PFGI
IDT7134SA55JI8 功能描述:IC SRAM 32KBIT 55NS 52PLCC RoHS:否 类别:集成电路 (IC) >> 存储器 系列:- 标准包装:2,000 系列:MoBL® 格式 - 存储器:RAM 存储器类型:SRAM - 异步 存储容量:16M(2M x 8,1M x 16) 速度:45ns 接口:并联 电源电压:2.2 V ~ 3.6 V 工作温度:-40°C ~ 85°C 封装/外壳:48-VFBGA 供应商设备封装:48-VFBGA(6x8) 包装:带卷 (TR)
IDT7134SA55L48B 制造商:Integrated Device Technology Inc 功能描述:IC SRAM 32KBIT 55NS 48LCC
IDT7134SA55P 功能描述:IC SRAM 32KBIT 55NS 48DIP RoHS:否 类别:集成电路 (IC) >> 存储器 系列:- 标准包装:2,000 系列:MoBL® 格式 - 存储器:RAM 存储器类型:SRAM - 异步 存储容量:16M(2M x 8,1M x 16) 速度:45ns 接口:并联 电源电压:2.2 V ~ 3.6 V 工作温度:-40°C ~ 85°C 封装/外壳:48-VFBGA 供应商设备封装:48-VFBGA(6x8) 包装:带卷 (TR)