参数资料
型号: IDT7142SA20J8
厂商: IDT, Integrated Device Technology Inc
文件页数: 14/16页
文件大小: 0K
描述: IC SRAM 16KBIT 20NS 52PLCC
标准包装: 400
格式 - 存储器: RAM
存储器类型: SRAM - 双端口,异步
存储容量: 16K (2K x 8)
速度: 20ns
接口: 并联
电源电压: 4.5 V ~ 5.5 V
工作温度: 0°C ~ 70°C
封装/外壳: 52-LCC(J 形引线)
供应商设备封装: 52-PLCC(19x19)
包装: 带卷 (TR)
其它名称: 7142SA20J8
IDT7132SA/LA and IDT 7142SA/LA
High Speed 2K x 8 Dual Port Static RAM
Military, Industrial and Commercial Temperature Ranges
Table II — Address BUSY
Arbitration
Inputs Outputs
CE L CE R A OL -A 10L BUSY L (1) BUSY R (1)
A OR -A 10R
X X NO MATCH H H
Function
Normal
The BUSY outputs on the IDT7132 RAM master are open drain type
outputs and require open drain resistors to operate. If these RAMs are
being expanded in depth, then the BUSY indication for the resulting array
does not require the use of an external AND gate.
Width Expansion with Busy Logic
Master/Slave Arrays
H
X
L
X
H
L
MATCH
MATCH
MATCH
H
H
(2)
H
H
(2)
Normal
Normal
Write Inhibit (3)
When expanding an SRAM array in width while using BUSY logic,
one master part is used to decide which side of the SRAM array will
receive a BUSY indication, and to output that indication. Any number
of slaves to be addressed in the same address range as the master,
2692 tbl 13
NOTES:
1. Pins BUSY L and BUSY R are both outputs for IDT7132 (master). Both are inputs for
IDT7142 (slave). BUSY X outputs on the IDT7132 are open drain, not push-pull
outputs. On slaves the BUSY X input internally inhibits writes.
2. 'L' if the inputs to the opposite port were stable prior to the address and enable inputs
of this port. 'H' if the inputs to the opposite port became stable after the address and
enable inputs of this port. If t APS is not met, either BUSY L or BUSY R = LOW will
result. BUSY L and BUSY R outputs can not be LOW simultaneously.
use the BUSY signal as a write inhibit signal. Thus on the IDT7132/
IDT7142 SRAMs the BUSY pin is an output if the part is Master (IDT7132),
and the BUSY pin is an input if the part is a Slave (IDT7142) as shown
in Figure 3.
3. Writes to the left port are internally ignored when BUSY L outputs are driving LOW
regardless of actual logic level on the pin. Writes to the right port are internally
ignored when BUSY R outputs are driving LOW regardless of actual logic level on
the pin.
5V
270 ?
MASTER
Dual Port
SRAM
BUSY L
CE
BUSY R
SLAVE
Dual Port
SRAM
BUSY L
CE
BUSY R
5V
270 ?
Functional Description
The IDT7132/IDT7142 provides two ports with separate control,
address and I/O pins that permit independent access for reads or
BUSY L
MASTER
Dual Port
SRAM
BUSY L
CE
BUSY R
SLAVE
Dual Port
SRAM
BUSY L
CE
BUSY R
BUSY R
2692 drw 15
writes to any location in memory. The IDT7132/IDT7142 has an
automatic power down feature controlled by CE . The CE controls on-
chip power down circuitry that permits the respective port to go into a
standby mode when not selected ( CE = V IH ). When a port is enabled,
access to the entire memory array is permitted.
Busy Logic
Busy Logic provides a hardware indication that both ports of the
RAM have accessed the same location at the same time. It also allows
one of the two accesses to proceed and signals the other side that the
RAM is “Busy”. The BUSY pin can then be used to stall the access until
the operation on the other side is completed. If a write operation has
been attempted from the side that receives a busy indication, the write
signal is gated internally to prevent the write from proceeding.
The use of BUSY Logic is not required or desirable for all applica-
tions. In some cases it may be useful to logically OR the BUSY outputs
Figure 4. Busy and chip enable routing for both width and depth
expansion with IDT7132 (Master) and (Slave) IDT7142 SRAMs.
If two or more master parts were used when expanding in width, a
split decision could result with one master indicating BUSY on one side
of the array and another master indicating BUSY on one other side of
the array. This would inhibit the write operations from one port for part
of a word and inhibit the write operations from the other port for the
other part of the word.
The BUSY arbitration, on a Master, is based on the chip enable and
address signals only. It ignores whether an access is a read or write.
In a master/slave array, both address and chip enable must be valid
long enough for a BUSY flag to be output from the master before the
actual write pulse can be initiated with either the R/ W signal or the byte
enables. Failure to observe this timing can result in a glitched internal
write inhibit signal and corrupted data in the slave.
together and use any BUSY indication as an interrupt source to flag the
event of an illegal or illogical operation.
14
相关PDF资料
PDF描述
3-1734592-4 CONN FPC 34POS .5MM RT ANG SMD
ATF16V8B-15PI IC PLD 15NS 20DIP
ATF16V8B-15PC IC PLD 15NS 20DIP
ATF16V8B-15JI IC PLD 15NS 20PLCC
ATF16V8B-15JC IC PLD 15NS 20PLCC
相关代理商/技术参数
参数描述
IDT7142SA25J 功能描述:IC SRAM 16KBIT 25NS 52PLCC RoHS:否 类别:集成电路 (IC) >> 存储器 系列:- 标准包装:72 系列:- 格式 - 存储器:RAM 存储器类型:SRAM - 同步 存储容量:9M(256K x 36) 速度:75ns 接口:并联 电源电压:3.135 V ~ 3.465 V 工作温度:-40°C ~ 85°C 封装/外壳:100-LQFP 供应商设备封装:100-TQFP(14x14) 包装:托盘 其它名称:71V67703S75PFGI
IDT7142SA25J8 功能描述:IC SRAM 16KBIT 25NS 52PLCC RoHS:否 类别:集成电路 (IC) >> 存储器 系列:- 标准包装:2,000 系列:MoBL® 格式 - 存储器:RAM 存储器类型:SRAM - 异步 存储容量:16M(2M x 8,1M x 16) 速度:45ns 接口:并联 电源电压:2.2 V ~ 3.6 V 工作温度:-40°C ~ 85°C 封装/外壳:48-VFBGA 供应商设备封装:48-VFBGA(6x8) 包装:带卷 (TR)
IDT7142SA25L48 制造商:Integrated Device Technology Inc 功能描述:Static RAM, 2Kx8, 48 Pin, Ceramic, LLCC
IDT7142SA35C 功能描述:IC SRAM 16KBIT 35NS 48DIP RoHS:否 类别:集成电路 (IC) >> 存储器 系列:- 标准包装:1,000 系列:- 格式 - 存储器:RAM 存储器类型:SRAM - 双端口,同步 存储容量:1.125M(32K x 36) 速度:5ns 接口:并联 电源电压:3.15 V ~ 3.45 V 工作温度:-40°C ~ 85°C 封装/外壳:256-LBGA 供应商设备封装:256-CABGA(17x17) 包装:带卷 (TR) 其它名称:70V3579S5BCI8
IDT7142SA35CB 制造商:Integrated Device Technology Inc 功能描述:IC SRAM 16KBIT 35NS SB48