参数资料
型号: ISL36111DRZ-T7
厂商: Intersil
文件页数: 4/9页
文件大小: 0K
描述: IC EQUALIZER REC 11.1GBPS 16QFN
标准包装: 1
系列: QLx™
应用: 数据传输
电源电压: 1.1 V ~ 1.3 V
封装/外壳: 16-VFQFN 裸露焊盘
供应商设备封装: 16-QFN-EP(3x3)
包装: 标准包装
安装类型: 表面贴装
产品目录页面: 1235 (CN2011-ZH PDF)
其它名称: ISL36111DRZ-T7DKR
QLX111RIQT7-DKR
QLX111RIQT7-DKR-ND
ISL36111
4
FN6974.2
July 19, 2012
Output Residual Jitter
10.3125Gbps; Up to 10m 28AWG standard twin-
axial cable (approx. -27dB @ 5GHz)
0.35
UI
Output Transition Time
tr, tf
20% to 80%
32
ps
Propagation Delay
From IN to OUT
500
ps
NOTES:
6. The input pins IN[P,N] are DC biased to VDD. The specified cable input amplitude range is established by characterization and not production tested,
and is valid so long as the voltages at the input pins IN[P,N] do not violate the voltage ranges specified in “Absolute Maximum Ratings” on page 3.
7. Maximum Reflection Coefficient given by equation SDDXX(dB) = -12 + 2*
√(f), with f in GHz. Established by characterization and not production tested.
8. Maximum Reflection Coefficient given by equation SDDXX(dB) = -6.3 + 13Log10(f/5.5), with f in GHz. Established by characterization and not
production tested.
9. Reflection Coefficient given by equation SCCXX(dB) < -7 + 1.6*f, with f in GHz. Established by characterization and not production tested.
10. Limits established by characterization and are not production tested.
11. Output residual jitter is the difference between the total jitter at the lane extender output and the total jitter of the transmitted signal (as measured
at the input to the channel). Total jitter (TJ) is DJpp + 14.1 x RJRMS
12. Measured using a PRBS 215-1 pattern. Deterministic jitter at the input to the lane extender is due to frequency-dependent, media-induced loss only.
13. Rise and fall times measured using a 2GHz clock with a 20ps edge rate.
14. Compliance to limits is assured by characterization and design.
Electrical Specifications VDD = 1.2V, TA = +25°C, and VIN = 600mVP-P, unless otherwise noted. (Continued)
PARAMETERS
SYMBOL
CONDITION
MIN
(Note 14)
TYP
MAX
(Note 14) UNITS
NOTES
Typical Performance Characteristics
Performance is measured using the test setup illustrated in Figure 2. The signal from the pattern generator is launched into the twin-ax
cable using an SMA adapter card. The chip evaluation board is connected to the output of the cable through another adapter card. The
ISL36111 output signal is then visualized on a scope to determine signal integrity parameters such as jitter.
FIGURE 2. DEVICE CHARACTERIZATION SET UP
FIGURE 3. ISL36111 10.3125Gb/s OUTPUT FOR A 10M 28AWG CABLE
Pattern
Generator
SMA
Adapter
Card
100O Twin-Axial
Cable
SMA
Adapter
Card
ISL36111 Eval
Board
Oscilloscope
Ω
相关PDF资料
PDF描述
IA188ES-PQF100I-R-03 IC MCU 8/16BIT 40MHZ 100PQFP
IA186ES-PQF100I-R-03 IC MCU 8/16BIT 40MHZ 100PQFP
QLX4270RIQT7 IC EQUALIZER REC 2.7GBPS 46QFN
AT90CAN64-15AZ MCU AVR 64K FLASH 15MHZ 64TQFP
AT90CAN64-15MZ MCU AVR 64K FLASH 15MHZ 64-QFN
相关代理商/技术参数
参数描述
ISL36111DRZ-TS 功能描述:IC EQUALIZER REC 11.1GBPS 16QFN RoHS:是 类别:集成电路 (IC) >> 接口 - 专用 系列:QLx™ 标准包装:3,000 系列:- 应用:PDA,便携式音频/视频,智能电话 接口:I²C,2 线串口 电源电压:1.65 V ~ 3.6 V 封装/外壳:24-WQFN 裸露焊盘 供应商设备封装:24-QFN 裸露焊盘(4x4) 包装:带卷 (TR) 安装类型:表面贴装 产品目录页面:1015 (CN2011-ZH PDF) 其它名称:296-25223-2
ISL36356A-APDK 制造商:INTERSIL 制造商全称:Intersil Corporation 功能描述:PRISM 11Mbps Wireless Local Area Network Access Point
ISL36356A-APDK-EVAL 制造商:INTERSIL 制造商全称:Intersil Corporation 功能描述:PRISM 11Mbps Wireless Local Area Network Access Point
ISL36411 制造商:INTERSIL 制造商全称:Intersil Corporation 功能描述:Quad Lane Extender
ISL36411DRZ-EVALZ 功能描述:EVAL BOARD FOR ISL36411DRZ RoHS:是 类别:编程器,开发系统 >> 评估演示板和套件 系列:* 产品培训模块:Obsolescence Mitigation Program 标准包装:1 系列:- 主要目的:电源管理,电池充电器 嵌入式:否 已用 IC / 零件:MAX8903A 主要属性:1 芯锂离子电池 次要属性:状态 LED 已供物品:板