参数资料
型号: ISL6131IRZA
厂商: Intersil
文件页数: 5/15页
文件大小: 0K
描述: IC SUPERVISOR 4CH UV 24QFN
标准包装: 75
类型: 多压监控器
监视电压数目: 4
输出: 开路漏极或开路集电极
复位: 低有效
电压 - 阀值: 可调节/可选择
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 24-VFQFN 裸露焊盘
供应商设备封装: 24-VQFN
包装: 管件
产品目录页面: 1244 (CN2011-ZH PDF)
ISL6131, ISL6132
Description and Operation
The ISL6131 is a four-voltage, high-accuracy, supervisory IC
designed to monitor multiple voltages greater than 0.7V relative
to Pin 10 of the IC.
Upon V DD bias power-up, the STATUS and PGOOD outputs are
held correctly low once V DD is as low as 1V. Once biased to 1.5V,
the IC continuously monitors from one to four voltages
independently through external resistor dividers, comparing each
voltage monitoring (VMON) pin voltage to an internal 0.633V
(V VMONvth ) reference.
With the EN input driven high or open, as each VMON input rises
above V VMONvth , a timer is set to ensure ~160ms of continuous
compliance. Then the related STATUS output is released to be
pulled high. The STATUS outputs are open-drain to allow OR’ing of
these signals and interfacing to a logic high level up to V DD . The
STATUS outputs are designed to reject short transients (~30 μ s)
on the VMON inputs. Once all STATUS outputs are high, a
Power-Good (PGOOD) output signal is generated high to indicate
that all monitored voltages are greater than minimum
compliance level.
Once any VMON input falls below V VMONvth for longer than the
glitch filter time, both the PGOOD and the related STATUS output
are pulled low. The other STATUS outputs remain high as long as
their corresponding VMON voltage remains valid and the PGOOD
validation process is reset.
Figure 1 shows the ISL6131 typical application schematic, and
Figure 3 is an operational timing diagram. See Figures 10 to 17 for
ISL6131 function and performance. Figures 10 and 11 show the
V DD rising along with STATUS and PGOOD response. Figures 12
and 13 illustrate VMON falling below V VMONvth , and Figure 14
shows VMON rising above V VMONvth with STATUS and PGOOD
response. Figure 15 shows V DD failing, with STATUS and PGOOD
response. Figures 16 and 17 show ENABLE to STATUS and PGOOD
timing.
If less than four voltages are being monitored, connect the
unused VMON pins to V DD for proper operation. All unused
STATUS outputs can be left open.
The ISL6132 is a dual voltage monitor for undervoltage and
overvoltage compliance. Figure 2 shows the typical ISL6132
implementation schematic, and Figure 4 is the operational timing
diagram.
There are two pairs of monitors, each with an undervoltage
(UVMON) input and an overvoltage (OVMON) input, along with
associated STATUS and PGOOD outputs.
Upon V DD bias power-up, the STATUS and PGOOD outputs are
held correctly low, once V DD is as low as 1V. Once biased to 1.5V,
the IC continuously monitors the voltage through external resistor
dividers, comparing each VMON pin voltage to an internal 0.633V
reference. At proper bias, OVSTATUS is pulled high, and
UVSTATUS and PGOOD are pulled low. Once the UVMON
5
input > VMON Vth continuously for ~160ms, its associated
STATUS output releases high, indicating that the minimum
voltage condition has been met. As both UVMON and OVMON
inputs are satisfied, the PGOOD output is released to go high,
indicating that the monitored voltage is within the specified
window. Figure 18 shows this performance for a 4V to 5V
window.
When VMON does not satisfy its voltage high or low criteria for
more than the glitch filter time, the associated STATUS and
PGOOD are pulled low. Figures 19 and 20 show this performance
for a 4V to 5V compliant window.
Figures 21 through 23 show the VMON glitch filter timing to
STATUS and PGOOD notification and transient immunity.
The ENABLE input, when pulled low, allows the monitoring and
reporting functions to be disabled. Figure 24 shows ENABLE high
to PGOOD timing for compliant voltage.
When choosing resistors for the divider, remember to keep the
current through the string bounded by power loss tolerance at the
top end and noise immunity at the bottom end. For most
applications, total divider resistance in the 10k Ω -100k Ω range
is advisable, with 1% tolerance resistors being used to reduce
monitoring error.
Figures 1 and 2 show that choosing the two resistor values is
straightforward for the ISL6131, because the ratio of resistance
should equal the ratio of the desired trip voltage to the internal
reference, 0.633V.
For the ISL6132, two dividers of two resistors each can be
employed to monitor the OV and UV levels for each voltage.
Otherwise, use a single three-resistor string for each voltage. In
the three-resistor divider string, the ratio of the desired
overvoltage trip point to the internal reference is equal to the
ratio of the two upper resistors to the lowest (GND connected)
resistor. The desired undervoltage trip point ratio to the internal
reference voltage is equal to the ratio of the uppermost (voltage
connected) resistor to the two lower resistors, as shown in the
following example:
1. Establish lower and upper trip level: 3.3V ±20% or 2.64V (UV)
and 3.96V (OV)
2. Establish total resistor string value: 10k Ω, Ir = divider current
3. (Rm + Rl) * Ir = 0.623V @ UV and Rl * Ir = 0.633V @ OV
4. Rm + Rl = 0.623V/Ir @ UV => Rm + Rl =
0.623V/(2.64V/10k ? ) = 2.359k ?
5. Rl = 0.633V/Ir @ OV => Rl = 0.633V/(3.96V/10k ? ) = 1.598k ?
6. Rm = 2.359k ? - 1.598k ? = 0.761k ?
7. Ru = 10k ? - 2.397k ? = 7.641k ?
Choose standard value resistors that most closely approximate
these ideal values. Choosing a different total divider resistance
value may yield a more ideal ratio with available resistors values.
FN9119.6
February 11, 2014
相关PDF资料
PDF描述
RCM18DSXI CONN EDGECARD 36POS DIP .156 SLD
GSC15DRTN CONN EDGECARD 30POS DIP .100 SLD
ECE-T2AP822FA CAP ALUM 8200UF 100V 20% SNAP
GMC15DRTN CONN EDGECARD 30POS DIP .100 SLD
GSC15DRTH CONN EDGECARD 30POS DIP .100 SLD
相关代理商/技术参数
参数描述
ISL6131IRZA-T 功能描述:IC SUPERVISOR 4-CHAN 24-QFN RoHS:是 类别:集成电路 (IC) >> PMIC - 监控器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- 类型:简单复位/加电复位 监视电压数目:1 输出:开路漏极或开路集电极 复位:低有效 复位超时:最小为 600 ms 电压 - 阀值:3.8V 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:SC-74A,SOT-753 供应商设备封装:SOT-23-5 包装:带卷 (TR)
ISL6132 制造商:INTERSIL 制造商全称:Intersil Corporation 功能描述:Multiple Voltage Supervisory ICs
ISL6132EVAL1Z 制造商:Intersil Corporation 功能描述:ISL6132 EVAL BOARD - 24 LEAD - MLFP - ROHS - Bulk 制造商:Intersil Corporation 功能描述:BOARD EVAL FOR ISL6132
ISL6132IR 功能描述:IC SUPERVISOR VOLT 2-LINE 24-QFN RoHS:否 类别:集成电路 (IC) >> PMIC - 监控器 系列:- 标准包装:100 系列:- 类型:简单复位/加电复位 监视电压数目:1 输出:- 复位:低有效 复位超时:最小为 100 ms 电压 - 阀值:4.38V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:8-TSSOP(0.173",4.40mm 宽) 供应商设备封装:8-TSSOP 包装:管件
ISL6132IR-T 功能描述:IC SUPERVISOR 2-CHAN 24-QFN RoHS:否 类别:集成电路 (IC) >> PMIC - 监控器 系列:- 标准包装:100 系列:- 类型:简单复位/加电复位 监视电压数目:1 输出:- 复位:低有效 复位超时:最小为 100 ms 电压 - 阀值:4.38V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:8-TSSOP(0.173",4.40mm 宽) 供应商设备封装:8-TSSOP 包装:管件