参数资料
型号: ISL6341CIRZ
厂商: Intersil
文件页数: 5/17页
文件大小: 0K
描述: IC REG CTRLR BUCK PWM VM 10-TDFN
标准包装: 100
PWM 型: 电压模式
输出数: 1
频率 - 最大: 330kHz
占空比: 85%
电源电压: 4.5 V ~ 14.4 V
降压:
升压:
回扫:
反相:
倍增器:
除法器:
Cuk:
隔离:
工作温度: -40°C ~ 85°C
封装/外壳: 10-WFDFN 裸露焊盘
包装: 管件
ISL6341, ISL6341A, ISL6341B, ISL6341C
Electrical Specifications
Test Conditions: V CC = 12V, T J = 0°C to +85°C, Unless Otherwise Noted. Parameters with MIN and/or MAX
limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization
and are not production tested. (Continued)
PARAMETER
SYMBOL
TEST CONDITIONS
MIN
TYP
MAX
UNITS
Upper Gate Sink Impedance
R UG-SNKl V CC = 5V; I = 50mA
1.7
Ω
Lower Gate Source Impedance
Lower Gate Sink Impedance
R LG-SRCl
R LG-SNKl
V CC = 5V; I = 50mA
V CC = 5V; I = 50mA
1.5
1.1
Ω
Ω
PROTECTION/DISABLE
OCSET Current Source
Enable Threshold (COMP/EN pin)
VOS Rising Trip (PGOOD OV; +10%)
I OCSET
V ENABLE
LGATE/OCSET = 0V
9
0.683
0.868
10
0.700
0.880
11
0.717
0.888
μA
V
V
VOS Rising Trip (PGOOD OV) Hysteresis
16
mV
VOS Falling Trip (PGOOD UV; -10%)
VOS Falling Trip (PGOOD UV) Hysteresis
VOS Rising Threshold (OV; +25%)
VOS Falling Threshold (UV; -25%)
0.708
0.980
0.580
0.720
16
1.000
0.600
0.732
1.020
0.620
V
mV
V
V
(Note 5)
VOS Threshold (OV; 50% of V OUT )
0.380
0.400
0.410
V
VOS Bias Current
PGOOD
VOS = 0.25V
I PGOOD = 4mA
-1500
0.10
-250
0.18
-100
0.30
nA
V
NOTES:
3. Limits should be considered typical and are not production tested.
4. Limits established by characterization and are not production tested.
5. The UVP is disabled on the ISL6341C; no trip point is measured.
Functional Pin Description
VCC (Pin 6)
This pin provides the bias supply for the ISL6341x, as well
as the lower MOSFET’s gate. An internal regulator will
supply bias as VCC rises above 5V, but the LGATE/OCSET
will still be sourced by VCC. Connect a well-decoupled 5V to
12V supply to this pin.
FB (Pin 8)
This pin is the inverting input of the internal error amplifier. Use
FB, in combination with the COMP/EN pin, to compensate the
voltage-control feedback loop of the converter. A resistor divider
from V OUT to FB to GND is used to set the regulation voltage.
VOS (Pin 9)
This input pin monitors the regulator output for OV and UV
protection, and PGOOD (OV and UV). Connect a resistor
divider from V OUT to VOS to GND, with the same ratio as
the FB resistor divider. It is not recommended to share one
divider for both FB and VOS; the response to a fault may not
be as quick or robust. There is a small pull-up bias current
on the pin; if the VOS pin is not connected, the OV protection
would be tripped to protect the load.
GND (Pin 5)
This pin represents the signal and power ground for the IC.
This pin is the high current connection, and should be tied to
the ground island/plane through the lowest impedance
5
connection available. The metal pad under the package
should also be connected to the GND plane for thermal
conductivity, but does not conduct any current.
PHASE (Pin 2)
Connect this pin to the source of the upper MOSFET, and
the drain of the lower MOSFET. It is used as the sink for the
UGATE driver, and to monitor the voltage drop across the
lower MOSFET for overcurrent protection. This pin is also
monitored by the adaptive shoot-through protection circuitry
to determine when the upper MOSFET has turned off.
UGATE (Pin 3)
Connect this pin to the gate of upper MOSFET; it provides
the PWM-controlled gate drive. It is also monitored by the
adaptive shoot-through protection circuitry to determine
when the upper MOSFET has turned off.
BOOT (Pin 1)
This pin provides ground referenced bias voltage to the upper
MOSFET driver. A bootstrap circuit is used to create a voltage
suitable to drive an N-Channel MOSFET (equal to V GD minus
the BOOT diode voltage drop), with respect to PHASE.
COMP/EN (Pin 7)
This is a multiplexed pin. During soft-start and normal converter
operation, this pin represents the output of the error amplifier.
Use COMP/EN, in combination with the FB pin, to compensate
the voltage-control feedback loop of the converter.
FN6538.2
December 2, 2008
相关PDF资料
PDF描述
ISL6353IRTZ IC CONTROLLER DDR VR12 40TQFN
ISL6363IRTZ-T IC CONTROLLER VR12 48TQFN
ISL6401CR-T IC REG CTRLR BST FLYBK ISO 16QFN
ISL6405ER-T IC VOLT REG DUAL LNB 32-QFN
ISL6406IV-T IC REG CTRLR BUCK PWM VM 16TSSOP
相关代理商/技术参数
参数描述
ISL6341CIRZ-T 功能描述:IC REG CTRLR BUCK PWM VM 10-TDFN RoHS:是 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 切换控制器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- PWM 型:电流模式 输出数:1 频率 - 最大:275kHz 占空比:50% 电源电压:18 V ~ 110 V 降压:无 升压:无 回扫:无 反相:无 倍增器:无 除法器:无 Cuk:无 隔离:是 工作温度:-40°C ~ 85°C 封装/外壳:8-SOIC(0.154",3.90mm 宽) 包装:带卷 (TR)
ISL6341CRZ 功能描述:IC REG CTRLR BUCK PWM VM 10-TDFN RoHS:是 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 切换控制器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- PWM 型:电流模式 输出数:1 频率 - 最大:275kHz 占空比:50% 电源电压:18 V ~ 110 V 降压:无 升压:无 回扫:无 反相:无 倍增器:无 除法器:无 Cuk:无 隔离:是 工作温度:-40°C ~ 85°C 封装/外壳:8-SOIC(0.154",3.90mm 宽) 包装:带卷 (TR)
ISL6341CRZ-T 功能描述:IC REG CTRLR BUCK PWM VM 10-TDFN RoHS:是 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 切换控制器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- PWM 型:电流模式 输出数:1 频率 - 最大:275kHz 占空比:50% 电源电压:18 V ~ 110 V 降压:无 升压:无 回扫:无 反相:无 倍增器:无 除法器:无 Cuk:无 隔离:是 工作温度:-40°C ~ 85°C 封装/外壳:8-SOIC(0.154",3.90mm 宽) 包装:带卷 (TR)
ISL6341CRZ-TS2490 制造商:Intersil Corporation 功能描述:IBM, ISL6341CRZ-T W/CONTAINER LABELING - Tape and Reel
ISL6341CRZ-TS2568 制造商:Intersil Corporation 功能描述:INTEL, ISL6341CRZ-T W/BARCODE LABELS, 12 MONTH D/C RESTRICTI - Tape and Reel