参数资料
型号: ISL6556BCRZA-T
厂商: Intersil
文件页数: 16/24页
文件大小: 0K
描述: IC CTRLR MULTIPHASE VRM10 32-QFN
标准包装: 6,000
应用: 控制器,Intel VR10X
输入电压: 3 V ~ 12 V
输出数: 4
输出电压: 0.84 V ~ 1.6 V
工作温度: 0°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 32-VFQFN 裸露焊盘
供应商设备封装: 32-QFN 裸露焊盘(5x5)
包装: 带卷 (TR)
ISL6556B
driver ICs reach their POR level before the ISL6556B
becomes enabled. The schematic in Figure 8
demonstrates sequencing the ISL6556B with the
HIP660X family of Intersil MOSFET drivers, which require
12V bias.
3. (ISL6556BCR only) The voltage on ENLL must be logic
high to enable the controller. This pin is typically
connected to the VID_PGOOD. The ISL6556BBCR has
this signal internally connected high.
4. The VID code must not be 111111 or 111110. These
codes signal the controller that no load is present. The
controller will enter shut-down mode after receiving either
of these codes and will execute soft-start upon receiving
any other code. These codes can be used to enable or
disable the controller but it is not recommended. After
receiving one of these codes, the controller executes a
2-cycle delay before changing the overvoltage trip level to
the shut-down level and disabling PWM. Overvoltage
shutdown cannot be reset using one of these codes.
To enable the controller, VCC must be greater than the POR
threshold; the voltage on EN must be greater than 1.24V; For
ISL6556BCR, ENLL must be logic high; and VID cannot be
equal to 111111 or 111110. When each of these conditions
is true, the controller immediately begins the soft-start
sequence.
Soft-Start
During soft-start, the DAC voltage ramps linearly from zero
to the programmed VID level. The PWM signals remain in
the high-impedance state until the controller detects that the
VOUT, 500mV/DIV
2ms/DIV
EN, 5V/DIV
500μs/DIV
FIGURE 9. SOFT-START WAVEFORMS WITH AN UN-BIASED
OUTPUT. FSW = 500kHz
Fault Monitoring and Protection
The ISL6556B actively monitors output voltage and current
to detect fault conditions. Fault monitors trigger protective
measures to prevent damage to a microprocessor load. One
common power good indicator is provided for linking to
external system monitors. The schematic in Figure 10
outlines the interaction between the fault monitors and the
power good signal.
PGOOD
ramping DAC level has reached the output-voltage level.
This protects the system against the large, negative inductor
currents that would otherwise occur when starting with a pre-
UV
OC
-
+
100 μ A
I 1
existing charge on the output as the controller attempted to
regulate to zero volts at the beginning of the soft-start cycle.
The soft-start time, t SS , begins with a delay period equal to
75%
REPEAT FOR
EACH CHANNEL
t SS = -----------------------------------------
f SW
64 switching cycles followed by a linear ramp with a rate
determined by the switching period, 1/f SW .
64 + 1280 ? VID
(EQ. 11)
DAC
REFERENCE
SOFT-START, FAULT
AND CONTROL LOGIC
-
OC
+
100 μ A
I AVG
For example, a regulator with 250kHz switching frequency
having VID set to 1.35V has t SS equal to 6.912ms.
VDIFF
+
-
OV
OVP
A 100mV offset exists on the remote-sense amplifier at the
beginning of soft-start and ramps to zero during the first 640
cycles of soft-start (704 cycles following enable). This
prevents the large inrush current that would otherwise occur
should the output voltage start out with a slight negative
bias.
During the first 640 cycles of soft-start (704 cycles following
enable) the DAC voltage increments the reference in 25mV
steps. The remainder of soft-start sees the DAC ramping
with 12.5mV steps.
16
VID + 0.2V
FIGURE 10. POWER GOOD AND PROTECTION CIRCUITRY
Power Good Signal
The power good pin (PGOOD) is an open-drain logic output
that transitions high when the converter is operating after
soft-start. PGOOD pulls low during shutdown and releases
high after a successful soft-start. PGOOD only transitions
low when an undervoltage condition is detected or the
controller is disabled by a reset from EN, ENLL, POR, or one
of the no-CPU VID codes. After an undervoltage event,
FN9097.4
December 28, 2004
相关PDF资料
PDF描述
ISL6556BCRZ-T IC CTRLR MULTIPHASE VRM10 32-QFN
ESC35DRTI-S734 CONN EDGECARD 70POS DIP .100 SLD
ISL6568CRZR5184 IC CTRLR PWM 2PHASE BUCK 32-QFN
ISL6334ACRZR5368 IC CTRLR PWM 4PHASE BUCK 40QFN
NCP4640H020T1G IC REG LDO 2V 50MA SOT89-5
相关代理商/技术参数
参数描述
ISL6556BCRZ-T 功能描述:IC CTRLR MULTIPHASE VRM10 32-QFN RoHS:是 类别:集成电路 (IC) >> PMIC - 稳压器 - 专用型 系列:- 标准包装:43 系列:- 应用:控制器,Intel VR11 输入电压:5 V ~ 12 V 输出数:1 输出电压:0.5 V ~ 1.6 V 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:48-VFQFN 裸露焊盘 供应商设备封装:48-QFN(7x7) 包装:管件
ISL6557 WAF 制造商:Intersil Corporation 功能描述:
ISL6557ACB 功能描述:IC REG CTRLR BUCK PWM VM 24-SOIC RoHS:否 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 切换控制器 系列:- 标准包装:4,000 系列:- PWM 型:电压模式 输出数:1 频率 - 最大:1.5MHz 占空比:66.7% 电源电压:4.75 V ~ 5.25 V 降压:是 升压:无 回扫:无 反相:无 倍增器:无 除法器:无 Cuk:无 隔离:无 工作温度:-40°C ~ 85°C 封装/外壳:40-VFQFN 裸露焊盘 包装:带卷 (TR)
ISL6557ACB-T 功能描述:IC REG CTRLR BUCK PWM VM 24-SOIC RoHS:否 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 切换控制器 系列:- 标准包装:4,000 系列:- PWM 型:电压模式 输出数:1 频率 - 最大:1.5MHz 占空比:66.7% 电源电压:4.75 V ~ 5.25 V 降压:是 升压:无 回扫:无 反相:无 倍增器:无 除法器:无 Cuk:无 隔离:无 工作温度:-40°C ~ 85°C 封装/外壳:40-VFQFN 裸露焊盘 包装:带卷 (TR)
ISL6557ACBZ 功能描述:IC REG CTRLR BUCK PWM VM 24-SOIC RoHS:是 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 切换控制器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- PWM 型:电流模式 输出数:1 频率 - 最大:275kHz 占空比:50% 电源电压:18 V ~ 110 V 降压:无 升压:无 回扫:无 反相:无 倍增器:无 除法器:无 Cuk:无 隔离:是 工作温度:-40°C ~ 85°C 封装/外壳:8-SOIC(0.154",3.90mm 宽) 包装:带卷 (TR)