参数资料
型号: K4H510838F-LCCC
元件分类: DRAM
英文描述: 64M X 8 DDR DRAM, 0.65 ns, PDSO66
封装: 0.400 X 0.875 INCH, 0.65 MM PITCH, HALOGEN FREE AND ROHS COMPLIANT, TSOP2-66
文件页数: 8/24页
文件大小: 361K
代理商: K4H510838F-LCCC
Rev. 1.1 November 2008
DDR SDRAM
K4H510438F
K4H510838F
K4H511638F
16 of 24
Parameter
Symbol
CC
(DDR400@CL=3.0)
B3
(DDR333@CL=2.5)
B0
(DDR266@CL=2.5)
Unit
Note
Min
Max
Min
Max
Min
Max
Row cycle time
tRC
55
60
65
ns
Refresh row cycle time
tRFC
70
72
75
ns
Row active time
tRAS
40
70K
42
70K
45
70K
ns
RAS to CAS delay
tRCD
15
18
20
ns
Row precharge time
tRP
15
18
20
ns
Row active to Row active delay
tRRD
10
12
15
ns
Write recovery time
tWR
15
ns
Last data in to Read command
tWTR
2
1
tCK
Clock cycle time
CL=2.0
tCK
--
7.5
12
10
12
ns
CL=2.5
6
12
6
12
7.5
12
CL=3.0
5
10
-
Clock high level width
tCH
0.45
0.55
0.45
0.55
0.45
0.55
tCK
Clock low level width
tCL
0.45
0.55
0.45
0.55
0.45
0.55
tCK
DQS-out access time from CK/CK
tDQSCK
-0.55
+0.55
-0.6
+0.6
-0.75
+0.75
ns
Output data access time from CK/CK
tAC
-0.65
+0.65
-0.7
+0.7
-0.75
+0.75
ns
Data strobe edge to ouput data edge
tDQSQ
-
0.4
-
0.4
-
0.5
ns
22
Read Preamble
tRPRE
0.9
1.1
0.9
1.1
0.9
1.1
tCK
Read Postamble
tRPST
0.4
0.6
0.4
0.6
0.4
0.6
tCK
CK to valid DQS-in
tDQSS
0.72
1.28
0.75
1.25
0.75
1.25
tCK
DQS-in setup time
tWPRES
0
ns
13
DQS-in hold time
tWPRE
0.25
tCK
DQS falling edge to CK rising-setup time
tDSS
0.2
tCK
DQS falling edge from CK rising-hold time
tDSH
0.2
tCK
DQS-in high level width
tDQSH
0.35
tCK
DQS-in low level width
tDQSL
0.35
tCK
Address and Control Input setup time(fast)
tIS
0.6
0.75
0.9
ns
15, 17~19
Address and Control Input hold time(fast)
tIH
0.6
0.75
0.9
ns
15, 17~19
Address and Control Input setup
tIS
0.7
0.8
1.0
ns
16~19
Address and Control Input hold time(slow)
tIH
0.7
0.8
1.0
ns
16~19
Data-out high impedence time from CK/CK
tHZ
-0.65
+0.65
-0.7
+0.7
-0.75
+0.75
ns
11
Data-out low impedence time from CK/CK
tLZ
-0.65
+0.65
-0.7
+0.7
-0.75
+0.75
ns
11
Mode register set cycle time
tMRD
10
12
15
ns
DQ & DM setup time to DQS
tDS
0.4
0.45
0.5
ns
j, k
DQ & DM hold time to DQS
tDH
0.4
0.45
0.5
ns
j, k
Control & Address input pulse width
tIPW
2.2
ns
18
DQ & DM input pulse width
tDIPW
1.75
ns
18
Exit self refresh to non-Read command
tXSNR
75
ns
Exit self refresh to read command
tXSRD
200
tCK
Refresh interval time
tREFI
7.8
us
14
Output DQS valid window
tQH
tHP
-tQHS
-
tHP
-tQHS
-
tHP
-tQHS
-ns
21
Clock half period
tHP
tCLmin
or tCHmin
-
tCLmin
or tCHmin
-
tCLmin
or tCHmin
-
ns
20, 21
Data hold skew factor
tQHS
0.5
0.55
0.75
ns
21
DQS write postamble time
tWPST
0.4
0.6
0.4
0.6
0.4
0.6
tCK
12
Active to Read with Auto precharge
command
tRAP
15
18
20
Autoprecharge write recovery +
Precharge time
tDAL
(tWR/tCK)
+
(tRP/tCK)
(tWR/tCK)
+
(tRP/tCK)
(tWR/tCK)
+
(tRP/tCK)
tCK
23
Power Down Exit Time
tPDEX
111
tCK
19.0 AC Timming Parameters & Specifications
相关PDF资料
PDF描述
K4S280432M-TC80 32M X 4 SYNCHRONOUS DRAM, 6 ns, PDSO54
K4S280832M-TC1L0 16M X 8 SYNCHRONOUS DRAM, 6 ns, PDSO54
K4S281632D-TI7C 8M X 16 SYNCHRONOUS DRAM, 5.4 ns, PDSO54
K4S281632D-TP7C 8M X 16 SYNCHRONOUS DRAM, 5.4 ns, PDSO54
K50-3C0E35.3280MR CRYSTAL OSCILLATOR, CLOCK, 35.328 MHz, CMOS OUTPUT
相关代理商/技术参数
参数描述
K4H510838G 制造商:SAMSUNG 制造商全称:Samsung semiconductor 功能描述:Consumer Memory
K4H510838G-LC/LB3 制造商:SAMSUNG 制造商全称:Samsung semiconductor 功能描述:512Mb G-die DDR SDRAM Specification
K4H510838G-LC/LCC 制造商:SAMSUNG 制造商全称:Samsung semiconductor 功能描述:512Mb G-die DDR SDRAM Specification
K4H510838J-BCB3000 制造商:Samsung Semiconductor 功能描述:K4H510838J-BCB3000 - Trays
K4H510838J-BCCC000 制造商:Samsung Semiconductor 功能描述: