参数资料
型号: KS8721BA4 TR
厂商: Micrel Inc
文件页数: 4/35页
文件大小: 0K
描述: TXRX 10/100 3.3V 48-SSOP
标准包装: 1,000
类型: 收发器
驱动器/接收器数: 1/1
规程: MII,RMII
电源电压: 2.375 V ~ 2.625 V
安装类型: 表面贴装
封装/外壳: 48-BSSOP(0.295",7.50mm 宽)
供应商设备封装: 48-SSOP
包装: 带卷 (TR)
配用: 576-1006-ND - BOARD EVAL EXPERIMENT KS8721B
其它名称: KS8721BA4TR
KS8721BA4TR-ND
Micrel, Inc.
KS8721BL/SL
June 2009
12
M9999-062509-1.3
SQE and Jabber Function (10BASE-T only)
In 10BASE-T operation, a short pulse is put out on the COL pin after each packet is transmitted. This is required as a
test of the 10BASE-T transmit/receive path and is called an SQE test. The 10BASE-T transmitter is disabled and COL
goes high if TXEN is high for more than 20ms (Jabbering). If TXEN then goes low for more than 250ms, the 10BASE-T
transmitter is re-enabled and COL goes low.
Auto-Negotiation
The KS8721BL/SL performs auto-negotiation by hardware strapping option (pin 29) or software (Register 0.12). It
automatically chooses its mode of operation by advertising its abilities and comparing them with those received from its
link partner whenever auto-negotiation is enabled. It can also be congured to advertise 100BASE-TX or 10BASE-T in
either full- or half-duplex mode (please refer to “Auto-Negotiation”). Auto-negotiation is disabled in the FX mode.
During auto-negotiation, the contents of Register 4, coded in fast link pulse (FLP), are sent to its link partner under the
conditions of power-on, link-loss, or restart. At the same time, the KS8721BL/SL monitors incoming data to determine
its mode of operation. The parallel detection circuit is enabled as soon as either 10BASE-T normal link pulse (NLP) or
100BASE-TX idle is detected. The operation mode is congured based on the following priority:
Priority 1: 100BASE-TX, full-duplex
Priority 2: 100BASE-TX, half-duplex
Priority 3: 10BASE-T, full-duplex
Priority 4: 10BASE-T, half-duplex
When the KS8721BL/SL receives a burst of FLP from its link partner with three identical link code words (ignoring
acknowledge bit), it will store these code words in Register 5 and wait for the next three identical code words. Once the
KS8721BL/SL detects the second code words, it then congures itself according to the above-mentioned priority. In
addition, the KS8721BL/SL also checks for 100BASE-TX idle or 10BASE-T NLP symbols. If either is detected, the
KS8721BL/SL automatically congures to match the detected operating speed.
MII Management Interface
The KS8721BL/SL supports the IEEE 802.3 MII Management Interface, also known as the Management Data
Input/Output (MDIO) Interface. This interface allows upper-layer devices to monitor and control the state of the
KS8721BL/SL. The MDIO interface consists of the following:
A physical connection including a data line (MDIO), a clock line (MDC), and an optional interrupt line (INTRPT).
A specic protocol that runs across the above-mentioned physical connection that allows one controller to
communicate with multiple KS8721BL/SL devices. Each KS8721BL/SL is assigned an MII address between 0
and 31 by the PHYAD inputs.
An internal addressable set of fourteen 16-bit MDIO registers. Registers [0:6] are required and their functions
are specied by the IEEE 802.3 specications. Additional registers are provided for expanded functionality.
The INTPRT pin functions as a management data interrupt in the MII. An active Low or High in this pin indicates a
status change on the KS8721BL/SL based on 1fh.9 level control. Register bits at 1bh[15:8] are the interrupt enable bits.
Register bits at 1bh[7:0] are the interrupt condition bits. This interrupt is cleared by reading Register 1bh.
MII Data Interface
The data interface consists of separate channels for transmitting data from a 10/100 802.3 compliant Media Access
Controller (MAC) to the KS8721BL/SL, and for receiving data from the line. Normal data transmission is implemented in
4B nibble mode (4-bit wide nibbles).
Transmit Clock (TXC)
The transmit clock is normally generated by the KS8721BL/SL from an external 25MHz reference source at the X1
input. The transmit data and control signals must always be synchronized to the TXC by the MAC. The KS8721BL/SL
normally samples these signals on the rising edge of the TXC.
Receive Clock (RXC)
For 100BASE-TX links, the receive clock is continuously recovered from the line. If the link goes down, and auto-
negotiation is disabled, the receive clock operates off the master input clock (X1 or TXC). For 10BASE-T links, the
相关PDF资料
PDF描述
MS27497T16F42P CONN RCPT 42POS WALL MNT W/PINS
VI-B1Y-IU-B1 CONVERTER MOD DC/DC 3.3V 132W
MS27497T16A42P CONN RCPT 42POS WALL MNT W/PINS
MS27484T13B13SC CONN PLUG 3POS STRAIGHT W/SCKT
VI-B5T-IV-B1 CONVERTER MOD DC/DC 6.5V 150W
相关代理商/技术参数
参数描述
KS8721B-EVAL 功能描述:BOARD EVAL EXPERIMENT KS8721B RoHS:否 类别:编程器,开发系统 >> 评估演示板和套件 系列:- 产品培训模块:Obsolescence Mitigation Program 标准包装:1 系列:- 主要目的:电源管理,电池充电器 嵌入式:否 已用 IC / 零件:MAX8903A 主要属性:1 芯锂离子电池 次要属性:状态 LED 已供物品:板
KS8721BI 功能描述:IC TXRX PHY 10/100 2.5V 48SSOP RoHS:否 类别:集成电路 (IC) >> 接口 - 驱动器,接收器,收发器 系列:- 标准包装:1,140 系列:AU 类型:收发器 驱动器/接收器数:1/1 规程:CAN 电源电压:5.3 V ~ 27 V 安装类型:表面贴装 封装/外壳:14-SOIC(0.154",3.90mm 宽) 供应商设备封装:14-SO 包装:管件 其它名称:935267940512AU5790D14AU5790D14-ND
KS8721BL 功能描述:IC TXRX PHY 10/100 3.3V 48LQFP RoHS:否 类别:集成电路 (IC) >> 接口 - 驱动器,接收器,收发器 系列:- 标准包装:1,140 系列:AU 类型:收发器 驱动器/接收器数:1/1 规程:CAN 电源电压:5.3 V ~ 27 V 安装类型:表面贴装 封装/外壳:14-SOIC(0.154",3.90mm 宽) 供应商设备封装:14-SO 包装:管件 其它名称:935267940512AU5790D14AU5790D14-ND
KS8721BL A4 制造商:Micrel Inc 功能描述:PHY 1-CH 10Mbps/100Mbps 48-Pin LQFP
KS8721BL TR 功能描述:IC TXRX PHY 10/100 3.3V 48LQFP RoHS:否 类别:集成电路 (IC) >> 接口 - 驱动器,接收器,收发器 系列:- 标准包装:1,140 系列:AU 类型:收发器 驱动器/接收器数:1/1 规程:CAN 电源电压:5.3 V ~ 27 V 安装类型:表面贴装 封装/外壳:14-SOIC(0.154",3.90mm 宽) 供应商设备封装:14-SO 包装:管件 其它名称:935267940512AU5790D14AU5790D14-ND