参数资料
型号: LAMXO2280E-3FTN324E
厂商: Lattice Semiconductor Corporation
文件页数: 7/77页
文件大小: 0K
描述: IC FPGA AUTO 2.28KLUTS 324-BGA
标准包装: 84
系列: LA-MachXO
可编程类型: 系统内可编程
最大延迟时间 tpd(1): 5.1ns
电压电源 - 内部: 1.14 V ~ 1.26 V
宏单元数: 1140
输入/输出数: 271
工作温度: -40°C ~ 125°C
安装类型: 表面贴装
封装/外壳: 324-LBGA
供应商设备封装: 324-FTBGA(19x19)
包装: 托盘
2-12
Architecture
Lattice Semiconductor
LA-MachXO Automotive Family Data Sheet
The EBR memory supports three forms of write behavior for single or dual port operation:
1.
Normal – data on the output appears only during the read cycle. During a write cycle, the data (at the current
address) does not appear on the output. This mode is supported for all data widths.
2.
Write Through – a copy of the input data appears at the output of the same port. This mode is supported for all
data widths.
3.
Read-Before-Write – when new data is being written, the old contents of the address appears at the output.
This mode is supported for x9, x18 and x36 data widths.
FIFO Conguration
The FIFO has a write port with Data-in, CEW, WE and CLKW signals. There is a separate read port with Data-out,
RCE, RE and CLKR signals. The FIFO internally generates Almost Full, Full, Almost Empty and Empty Flags. The
Full and Almost Full ags are registered with CLKW. The Empty and Almost Empty ags are registered with CLKR.
The range of programming values for these ags are in Table 2-7.
Table 2-7. Programmable FIFO Flag Ranges
The FIFO state machine supports two types of reset signals: RSTA and RSTB. The RSTA signal is a global reset
that clears the contents of the FIFO by resetting the read/write pointer and puts the FIFO ags in their initial reset
state. The RSTB signal is used to reset the read pointer. The purpose of this reset is to retransmit the data that is in
the FIFO. In these applications it is important to keep careful track of when a packet is written into or read from the
FIFO.
Memory Core Reset
The memory array in the EBR utilizes latches at the A and B output ports. These latches can be reset asynchro-
nously. RSTA and RSTB are local signals, which reset the output latches associated with Port A and Port B respec-
tively. The Global Reset (GSRN) signal resets both ports. The output data latches and associated resets for both
ports are as shown in Figure 2-13.
Flag Name
Programming Range
Full (FF)
1 to (up to 2
N-1)
Almost Full (AF)
1 to Full-1
Almost Empty (AE)
1 to Full-1
Empty (EF)
0
N = Address bit width
相关PDF资料
PDF描述
LC51024VG-75F676I IC XPLD 1024MC 7.5NS 676FPBGA
LC717A00AR-NH IC TOUCH SENSOR CAP-DGTL VCT28
LC75700T-MPB-E IC KEY SCANNING LSI 20TSSOP
LC87F2932AU-CD-E IC MCU 8BIT 32K FLASH 64TQLP
LFECP33E-4FN672I IC FPGA 32.8KLUTS 672FPBGA
相关代理商/技术参数
参数描述
LAMXO2280E-3TN100E 功能描述:CPLD - 复杂可编程逻辑器件 Auto Grade (AEC-Q100 ) MachXO2280E RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
LAMXO2280E-3TN144E 功能描述:CPLD - 复杂可编程逻辑器件 Auto Grade (AEC-Q100 ) MachXO2280E RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
LAMXO2280LUTSC-3FTN256E 制造商:LATTICE 制造商全称:Lattice Semiconductor 功能描述:LA-MachXO Automotive Family Data Sheet
LAMXO2280LUTSC-3FTN324E 制造商:LATTICE 制造商全称:Lattice Semiconductor 功能描述:LA-MachXO Automotive Family Data Sheet
LAMXO2280LUTSC-3TN100E 制造商:LATTICE 制造商全称:Lattice Semiconductor 功能描述:LA-MachXO Automotive Family Data Sheet