参数资料
型号: LC4032V-75TN44E
厂商: Lattice Semiconductor Corporation
文件页数: 3/99页
文件大小: 0K
描述: IC CPLD 32MACROCELLS 44TQFP
标准包装: 160
系列: ispMACH® 4000V
可编程类型: 系统内可编程
最大延迟时间 tpd(1): 7.5ns
电压电源 - 内部: 3 V ~ 3.6 V
逻辑元件/逻辑块数目: 2
宏单元数: 32
输入/输出数: 30
工作温度: -40°C ~ 130°C
安装类型: 表面贴装
封装/外壳: 44-TQFP
供应商设备封装: 44-TQFP(10x10)
包装: 托盘
其它名称: 220-1647
LC4032V-75TN44E-ND
Lattice Semiconductor
Figure 1. Functional Block Diagram
ispMACH 4000V/B/C/Z Family Data Sheet
I/O
Block
I/O
Block
ORP
ORP
16
16
Generic
Logic
Block
Generic
Logic
Block
16
36
16
36
16
36
16
36
Generic
Logic
Block
Generic
Logic
Block
16
16
ORP
ORP
I/O
Block
I/O
Block
The I/Os in the ispMACH 4000 are split into two banks. Each bank has a separate I/O power supply. Inputs can
support a variety of standards independent of the chip or bank power supply. Outputs support the standards com-
patible with the power supply provided to the bank. Support for a variety of standards helps designers implement
designs in mixed voltage environments. In addition, 5V tolerant inputs are specified within an I/O bank that is con-
nected to V CCO of 3.0V to 3.6V for LVCMOS 3.3, LVTTL and PCI interfaces.
ispMACH 4000 Architecture
There are a total of two GLBs in the ispMACH 4032, increasing to 32 GLBs in the ispMACH 4512. Each GLB has
36 inputs. All GLB inputs come from the GRP and all outputs from the GLB are brought back into the GRP to be
connected to the inputs of any other GLB on the device. Even if feedback signals return to the same GLB, they still
must go through the GRP. This mechanism ensures that GLBs communicate with each other with consistent and
predictable delays. The outputs from the GLB are also sent to the ORP. The ORP then sends them to the associ-
ated I/O cells in the I/O block.
Generic Logic Block
The ispMACH 4000 GLB consists of a programmable AND array, logic allocator, 16 macrocells and a GLB clock
generator. Macrocells are decoupled from the product terms through the logic allocator and the I/O pins are decou-
pled from macrocells through the ORP. Figure 2 illustrates the GLB.
3
相关PDF资料
PDF描述
GMA36DTBZ-S273 CONN EDGECARD 72POS R/A .125 SLD
LTC4240IGN#PBF IC CTRLR HOTSWAP CPCI I2C 28SSOP
M4A3-32/32-7VNI IC CPLD ISP 4A 32MC 44TQFP
LTC1643AHIGN IC CTRLR HOTSWAP PCI BUS 16SSOP
TPSE227K010R0050 CAP TANT 220UF 10V 10% 2917
相关代理商/技术参数
参数描述
LC4032V-75TN44I 功能描述:CPLD - 复杂可编程逻辑器件 PROGRAMMABLE SUPER FAST HI DENSITY PLD RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
LC4032V-75TN48C 功能描述:CPLD - 复杂可编程逻辑器件 400 MHZ 32 Macrocell 3.3 V 7.5 tPD RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
LC4032V-75TN48C 制造商:Lattice Semiconductor Corporation 功能描述:MACH4000 ISP CPLD 3.3VOLT, TQFP48 制造商:Lattice Semiconductor Corporation 功能描述:MACH4000 ISP CPLD 3.3VOLT, TQFP48; CPLD Type:-; No. of Macrocells:32; No. of I/O's:32; Supply Voltage Min:3V; Supply Voltage Max:3.6V; Logic Case Style:TQFP; No. of Pins:48; Propagation Delay:7.5ns; Global Clock Setup Time:4.5ns; ;RoHS Compliant: Yes
LC4032V-75TN48E 功能描述:CPLD - 复杂可编程逻辑器件 PROGRAMMABLE SUPER FAST HI DENSITY PLD RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
LC4032V-75TN48I 功能描述:CPLD - 复杂可编程逻辑器件 PROGRAMMABLE SUPER FAST HI DENSITY PLD RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100