参数资料
型号: LF9501JC20
厂商: LOGIC DEVICES INC
元件分类: 数字信号处理外设
英文描述: Programmable Line Buffer
中文描述: 10-BIT, DSP-PIPELINE REGISTER, PQCC44
封装: PLASTIC, LCC-44
文件页数: 1/7页
文件大小: 52K
代理商: LF9501JC20
DEVICES INCORPORATED
1
LF9501
Programmable Line Buffer
Programmable Line Buffer
08/16/2000–LDS.9501-H
Video Imaging Products
K
50 MHz Maximum Operating
Frequency
K
Programmable Buffer Length from
2 to 1281 Clock Cycles
K
10-bit Data Inputs and Outputs
K
Data Delay and Data Recirculation
Modes
K
Supports Positive or Negative Edge
System Clocks
K
Expandable Data Word Width or
Buffer Length
K
Replaces Harris HSP9501
K
44-pin PLCC, J-Lead
FEATURES
DESCRIPTION
DEVICES INCORPORATED
The
LF9501
is a high-speed, 10-bit
programmable line buffer. Some
applications the LF9501 is useful for
include sample rate conversion, data
time compression/ expansion, soft-
ware controlled data alignment, and
programmable serial data shifting. By
using the MODSEL pin, two different
modes of operation can be selected:
delay mode and data recirculation
mode. The delay mode provides a
minimum of 2 to a maximum of 1281
clock cycles of delay between the
input and output of the device. The
data recirculation mode provides a
feedback path from the data output to
the data input for use as a program-
mable circular buffer.
By using the length control input
(LC
10-0
) and the length control enable
(LCEN) the length of the delay buffer
or amount of recirculation delay can
be programmed. Providing a delay
value on the LC
10-0
inputs and driving
LCEN LOW will load the delay value
into the length control register on the
next selected clock edge. Two regis-
ters, one preceeding the program-
mable delay RAM and one following,
are included in the delay path. There-
fore, the programmed delay value
should equal the desired delay minus
2. This consequently means that the
value loaded into the length control
register must range from 0 to 1279 (to
provide an overall range of 2 to 1281).
The active edge of the clock input,
either positive or negative edge, can
be selected with the clock select
(CLKSEL) input. All timing is based
on the active clock edge selected by
CLKSEL. Data can be held tempo-
rarily by using the clock enable
(CLKEN) input.
LF9501 B
LOCK
D
IAGRAM
R
M
P
D
R
DI
9-0
10
10
10
10
10
10
10
MODSEL
C
G
CLKSEL
CLKEN
CLK
OE
REGISTER
LCO
10-0
LCEN
11
11
TO ALL REGISTERS
REGISTER
DO
9-0
相关PDF资料
PDF描述
LF9501JC25 Programmable Line Buffer
LFM20-12 20W Ultraminiature Open Frame Switching Power Supplies
LFM20-12P 20W Ultraminiature Open Frame Switching Power Supplies
LFM20-15 20W Ultraminiature Open Frame Switching Power Supplies
LFM20-15P 20W Ultraminiature Open Frame Switching Power Supplies
相关代理商/技术参数
参数描述
LF9501JC25 制造商:LOGIC 制造商全称:LOGIC 功能描述:Programmable Line Buffer
LF9501JC-25 制造商:LOGIC 功能描述:
LF9501JC31 制造商:未知厂家 制造商全称:未知厂家 功能描述:x10 Synchronous FIFO
LF9501JC40 制造商:未知厂家 制造商全称:未知厂家 功能描述:x10 Synchronous FIFO
LF9502 制造商:LOGIC 制造商全称:LOGIC 功能描述:2K Programmable Line Buffer