参数资料
型号: LFEC1E-4TN144I
厂商: Lattice Semiconductor Corporation
文件页数: 13/163页
文件大小: 0K
描述: IC FPGA 1.5KLUTS 144TQFP
标准包装: 60
系列: EC
逻辑元件/单元数: 1500
RAM 位总计: 18432
输入/输出数: 97
电源电压: 1.14 V ~ 1.26 V
安装类型: 表面贴装
工作温度: -40°C ~ 100°C
封装/外壳: 144-LQFP
供应商设备封装: 144-TQFP(20x20)
2-8
Architecture
LatticeECP/EC Family Data Sheet
Secondary Clock Sources
LatticeECP/EC devices have four secondary clock resources per quadrant. The secondary clock branches are
tapped at every PFU. These secondary clock networks can also be used for controls and high fanout data. These
secondary clocks are derived from four clock input pads and 16 routing signals as shown in Figure 2-7.
Figure 2-7. Secondary Clock Sources
Clock Routing
The clock routing structure in LatticeECP/EC devices consists of four Primary Clock lines and a Secondary Clock
network per quadrant. The primary clocks are generated from MUXs located in each quadrant. Figure 2-8 shows
this clock routing. The four secondary clocks are generated from MUXs located in each quadrant as shown in
Figure 2-9. Each slice derives its clock from the primary clock lines, secondary clock lines and routing as shown in
20 Secondary Clock Sources
To Quadrant Clock Selection
From Routing
From
Routing
From
Routing
From
Routing
From
Routing
From
Routing
From
Routing
From
Routing
From
Routing
相关PDF资料
PDF描述
LFEC3E-3TN100C IC FPGA 3.1KLUTS 67I/O 100-TQFP
LFEC1E-5TN144C IC FPGA 1.5KLUTS 97I/O 144-TQFP
HCC65DRTF CONN EDGECARD 130PS DIP .100 SLD
FMC15DRYS CONN EDGECARD 30POS DIP .100 SLD
IR2166 IC PFC/BALLAST CONTROL 16-DIP
相关代理商/技术参数
参数描述
LFEC1E-5F256C 制造商:LATTICE 制造商全称:Lattice Semiconductor 功能描述:LatticeECP/EC Family Data Sheet
LFEC1E-5F256I 制造商:LATTICE 制造商全称:Lattice Semiconductor 功能描述:LatticeECP/EC Family Data Sheet
LFEC1E-5F484C 制造商:LATTICE 制造商全称:Lattice Semiconductor 功能描述:LatticeECP/EC Family Data Sheet
LFEC1E-5F484I 制造商:LATTICE 制造商全称:Lattice Semiconductor 功能描述:LatticeECP/EC Family Data Sheet
LFEC1E-5F672C 制造商:LATTICE 制造商全称:Lattice Semiconductor 功能描述:LatticeECP/EC Family Data Sheet