参数资料
型号: LTC2261CUJ-12#TRPBF
厂商: Linear Technology
文件页数: 15/34页
文件大小: 0K
描述: IC ADC 12BIT 125MSPS 40-QFN
产品培训模块: LTC2262 - Ultra Low Power High Speed ADCs
标准包装: 2,000
位数: 12
采样率(每秒): 125M
数据接口: 并联
转换器数目: 1
功率耗散(最大): 146mW
电压电源: 单电源
工作温度: 0°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 40-WFQFN 裸露焊盘
供应商设备封装: 40-QFN(6x6)
包装: 带卷 (TR)
输入数目和类型: 1 个差分
配用: DC890B-ND - BOARD USB DATA COLLECTION
LTC2261-12
LTC2260-12/LTC2259-12
22
226112fc
For more information www.linear.com/LTC2261-12
applicaTions inForMaTion
Forapplicationswherethesamplerateneedstobechanged
quickly, the clock duty cycle stabilizer can be disabled. If
the duty cycle stabilizer is disabled, care should be taken
to make the sampling clock have a 50%(±5%) duty cycle.
The duty cycle stabilizer should not be used below 5Msps.
DIGITAL OUTPUTS
Digital Output Modes
The LTC2261-12/LTC2260-12/LTC2259-12 can operate
in three digital output modes: full-rate CMOS, double-
data rate CMOS (to halve the number of output lines),
or double-data rate LVDS (to reduce digital noise in the
system). The output mode is set by mode control regis-
ter A3 (serial programming mode), or by SCK (parallel
programming mode). Note that double-data rate CMOS
cannot be selected in the parallel programming mode.
Full-Rate CMOS Mode
In full-rate CMOS mode the 12 digital outputs (D0-D11),
overflow (OF), and the data output clocks (CLKOUT+,
CLKOUT) have CMOS output levels. The outputs are
powered by OVDD and OGND which are isolated from the
A/D core power and ground. OVDD can range from 1.1V
to 1.9V, allowing 1.2V through 1.8V CMOS logic outputs.
For good performance the digital outputs should drive
minimal capacitive loads. If the load capacitance is larger
than 10pF a digital buffer should be used.
Double-Data Rate CMOS Mode
In double-data rate CMOS mode, two data bits are
multiplexed and output on each data pin. This reduces
the number of data lines by seven, simplifying board
routing and reducing the number of input pins needed
to receive the data. The 6 digital outputs (D0_1, D2_3,
D4_5, D6_7, D8_9, D10_11), overflow (OF), and the data
output clocks (CLKOUT+, CLKOUT) have CMOS output
levels. The outputs are powered by OVDDandOGNDwhich
are isolated from the A/D core power and ground. OVDD
can range from 1.1V to 1.9V, allowing 1.2V through 1.8V
CMOS logic outputs.
For good performance the digital outputs should drive
minimal capacitive loads. If the load capacitance is larger
than 10pF a digital buffer should be used.
When using double-data rate CMOS at high sample rates
the SNR will degrade slightly (see Typical Performance
Characteristics section). DDR CMOS is not recommended
for sample frequencies above 100MHz.
Double-Data Rate LVDS Mode
In double-data rate LVDS mode, two data bits are
multiplexed and output on each differential output pair.
There are 6 LVDS output pairs (D0_1+/D0_1through
D10_11+/D10_11) for the digital output data. Overflow
(OF+/OF)andthedataoutputclock(CLKOUT+/CLKOUT)
each have an LVDS output pair.
By default the outputs are standard LVDS levels: 3.5mA
output current and a 1.25V output common mode volt-
age. An external 100 differential termination resistor
is required for each LVDS output pair. The termination
resistors should be located as close as possible to the
LVDS receiver.
The outputs are powered by OVDD and OGND which are
isolated from the A/D core power and ground. In LVDS
mode, OVDD must be 1.8V.
Programmable LVDS Output Current
In LVDS mode, the default output driver current is 3.5mA.
Thiscurrentcanbeadjustedbyseriallyprogrammingmode
control register A3. Available current levels are 1.75mA,
2.1mA, 2.5mA, 3mA, 3.5mA, 4mA and 4.5mA.
Optional LVDS Driver Internal Termination
In most cases using just an external 100 termination
resistor will give excellent LVDS signal integrity. In addi-
tion, an optional internal 100 termination resistor can
be enabled by serially programming mode control register
A3. The internal termination helps absorb any reflections
caused by imperfect termination at the receiver. When the
internal termination is enabled, the output driver current
is increased by 1.6x to maintain about the same output
voltage swing.
相关PDF资料
PDF描述
VE-B6N-MW-F3 CONVERTER MOD DC/DC 18.5V 100W
VI-J01-MX-S CONVERTER MOD DC/DC 12V 75W
LT1039ISW#TRPBF IC DRIVR/RCVR TRPLE-RS232 18SOIC
AD977ARSZ IC ADC 16BIT 100KSPS 28SSOP
VI-BNY-IU-F1 CONVERTER MOD DC/DC 3.3V 132W
相关代理商/技术参数
参数描述
LTC2261CUJ-14#PBF 功能描述:IC ADC 14-BIT 125MSPS 40-QFN RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:250 系列:- 位数:12 采样率(每秒):1.8M 数据接口:并联 转换器数目:1 功率耗散(最大):1.82W 电压电源:模拟和数字 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:48-LQFP 供应商设备封装:48-LQFP(7x7) 包装:管件 输入数目和类型:2 个单端,单极
LTC2261CUJ-14#TRPBF 功能描述:IC ADC 14BIT 125MSPS 40-QFN RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1 系列:- 位数:14 采样率(每秒):83k 数据接口:串行,并联 转换器数目:1 功率耗散(最大):95mW 电压电源:双 ± 工作温度:0°C ~ 70°C 安装类型:通孔 封装/外壳:28-DIP(0.600",15.24mm) 供应商设备封装:28-PDIP 包装:管件 输入数目和类型:1 个单端,双极
LTC2261CUJ-14-PBF 制造商:LINER 制造商全称:Linear Technology 功能描述:14-Bit, 125/105/80Msps Ultralow Power 1.8V ADCs
LTC2261CUJ-14-TRPBF 制造商:LINER 制造商全称:Linear Technology 功能描述:14-Bit, 125/105/80Msps Ultralow Power 1.8V ADCs
LTC2261IUJ-12#PBF 功能描述:IC ADC 12-BIT 125MSPS 40-QFN RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 其它有关文件:TSA1204 View All Specifications 标准包装:1 系列:- 位数:12 采样率(每秒):20M 数据接口:并联 转换器数目:2 功率耗散(最大):155mW 电压电源:模拟和数字 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:48-TQFP 供应商设备封装:48-TQFP(7x7) 包装:Digi-Reel® 输入数目和类型:4 个单端,单极;2 个差分,单极 产品目录页面:1156 (CN2011-ZH PDF) 其它名称:497-5435-6