参数资料
型号: LTC2283CUP#TR
厂商: LINEAR TECHNOLOGY CORP
元件分类: ADC
英文描述: Dual 12-Bit, 125Msps Low Power 3V ADC; Package: QFN; No of Pins: 64; Temperature Range: 0°C to +70°C
中文描述: DUAL 1-CH 12-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, PQCC64
封装: 9 X 9 MM, PLASTIC, MO-220WNJR-5, QFN-64
文件页数: 10/24页
文件大小: 587K
代理商: LTC2283CUP#TR
LTC2283
18
2283fb
APPLICATIONS INFORMATION
Table 2. MODE Pin Function
MODE PIN
OUTPUT FORMAT
CLOCK DUTY
CYCLE STABILIZER
0
Offset Binary
Off
1/3VDD
Offset Binary
On
2/3VDD
2’s Complement
On
VDD
2’s Complement
Off
Overow Bit
When OF outputs a logic high the converter is either
overranged or underranged on channel A or channel B.
Note that both channels share a common OF pin, which
is not the case for slower pin compatible parts such as
the LTC2282 or LTC2294. OF is disabled when channel A
is in sleep or nap mode.
Output Clock
The ADC has a delayed version of the CLKB input available
as a digital output, CLKOUT. The falling edge of the CLKOUT
pin can be used to latch the digital output data. CLKOUT
is disabled when channel B is in sleep or nap mode.
Output Driver Power
Separate output power and ground pins allow the output
drivers to be isolated from the analog circuitry. The power
supply for the digital output buffers, OVDD, should be tied
to the same power supply as for the logic being driven.
For example, if the converter is driving a DSP powered
by a 1.8V supply, then OVDD should be tied to that same
1.8V supply.
OVDD can be powered with any voltage from 500mV up to
3.6V. OGND can be powered with any voltage from GND
up to 1V and must be less than OVDD. The logic outputs
will swing between OGND and OVDD.
Output Enable
The outputs may be disabled with the output enable pin,
OE. OE high disables all data outputs including OF. The
data access and bus relinquish times are too slow to
allow the outputs to be enabled and disabled during full
speed operation. The output Hi-Z state is intended for use
during long periods of inactivity. Channels A and B have
independent output enable pins (OEA, OEB).
Sleep and Nap Modes
The converter may be placed in shutdown or nap modes to
conservepower.ConnectingSHDNtoGNDresultsinnormal
operation. Connecting SHDN to VDD and OE to VDD results
in sleep mode, which powers down all circuitry including
the reference and typically dissipates 1mW. When exiting
sleep mode it will take milliseconds for the output data
to become valid because the reference capacitors have to
recharge and stabilize. Connecting SHDN to VDD and OE
to GND results in nap mode, which typically dissipates
30mW. In nap mode, the on-chip reference circuit is kept
on, so that recovery from nap mode is faster than that
from sleep mode, typically taking 100 clock cycles. In both
sleep and nap modes, all digital outputs are disabled and
enter the Hi-Z state.
Channels A and B have independent SHDN pins (SHDNA,
SHDNB). Channel A is controlled by SHDNA and OEA,
and channel B is controlled by SHDNB and OEB. The
nap, sleep and output enable modes of the two channels
are completely independent, so it is possible to have one
channel operating while the other channel is in nap or
sleep mode.
Digital Output Multiplexer
The digital outputs of the LTC2283 can be multiplexed onto
a single data bus if the sample rate is 80Msps or less. The
MUX pin is a digital input that swaps the two data bus-
ses. If MUX is High, channel A comes out on DA0-DA11;
channel B comes out on DB0-DB11. If MUX is Low, the
output busses are swapped and channel A comes out
on DB0-DB11; channel B comes out on DA0-DA11. To
multiplex both channels onto a single output bus, connect
MUX, CLKA and CLKB together (see the Timing Diagram
for the multiplexed mode). The multiplexed data is avail-
able on either data bus — the unused data bus can be
disabled with its OE pin.
Grounding and Bypassing
The LTC2283 requires a printed circuit board with a clean,
unbroken ground plane. A multilayer board with an internal
ground plane is recommended. Layout for the printed
circuit board should ensure that digital and analog signal
lines are separated as much as possible. In particular, care
相关PDF资料
PDF描述
LTC2283IUP#TR Dual 12-Bit, 125Msps Low Power 3V ADC; Package: QFN; No of Pins: 64; Temperature Range: -40°C to +85°C
LTC2284CUP#TR Dual 14-Bit, 105Msps Low Power 3V ADC; Package: QFN; No of Pins: 64; Temperature Range: 0°C to +70°C
LTC2284IUP#TR Dual 14-Bit, 105Msps Low Power 3V ADC; Package: QFN; No of Pins: 64; Temperature Range: -40°C to +85°C
LTC2285CUP Dual 14-Bit, 125Msps Low Power 3V ADC; Package: QFN; No of Pins: 64; Temperature Range: 0°C to +70°C
LTC4007EUFD-1#PBF 4A, High Efficiency, Standalone Li-Ion Battery Charger; Package: QFN; No of Pins: 24; Temperature Range: -40°C to +125°C
相关代理商/技术参数
参数描述
LTC2283CUP-TRPBF 制造商:LINER 制造商全称:Linear Technology 功能描述:Dual 12-Bit, 125Msps Low Power 3V ADC
LTC2283IUP 制造商:LINER 制造商全称:Linear Technology 功能描述:Dual 12-Bit, 125Msps Low Power 3V ADC
LTC2283IUP#PBF 功能描述:IC ADC DUAL 12BIT 125MSPS 64QFN RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1 系列:- 位数:14 采样率(每秒):83k 数据接口:串行,并联 转换器数目:1 功率耗散(最大):95mW 电压电源:双 ± 工作温度:0°C ~ 70°C 安装类型:通孔 封装/外壳:28-DIP(0.600",15.24mm) 供应商设备封装:28-PDIP 包装:管件 输入数目和类型:1 个单端,双极
LTC2283IUP#TRPBF 功能描述:IC ADC DUAL 12BIT 125MSPS 64QFN RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1 系列:- 位数:14 采样率(每秒):83k 数据接口:串行,并联 转换器数目:1 功率耗散(最大):95mW 电压电源:双 ± 工作温度:0°C ~ 70°C 安装类型:通孔 封装/外壳:28-DIP(0.600",15.24mm) 供应商设备封装:28-PDIP 包装:管件 输入数目和类型:1 个单端,双极
LTC2283IUP-PBF 制造商:LINER 制造商全称:Linear Technology 功能描述:Dual 12-Bit, 125Msps Low Power 3V ADC