参数资料
型号: LTC2627IDE-1#PBF
厂商: Linear Technology
文件页数: 8/20页
文件大小: 0K
描述: IC DAC 12BIT R-R I2C 12-DFN
标准包装: 91
设置时间: 7µs
位数: 12
数据接口: I²C
转换器数目: 2
电压电源: 单电源
功率耗散(最大): 780µW
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 12-WFDFN 裸露焊盘
供应商设备封装: 12-DFN(4x3)
包装: 管件
输出数目和类型: 2 电压,单极
采样率(每秒): *
产品目录页面: 1351 (CN2011-ZH PDF)
LTC2607/LTC2617/LTC2627
26071727fa
operation
If a complete input word has been written to the part, a low
on the LDAC pin causes the DAC registers to be updated
with the contents of the input registers.
If the input word is being written to the part, a low going
pulse on the LDAC pin before the completion of three bytes
of data powers up the DACs but does not cause the outputs
to be updated. If LDAC remains low after a complete input
wordhasbeenwrittentothepart,thenLDACisrecognized,
the command specified in the 24-bit word just transferred
is executed and the DAC outputs updated.
The DACs are powered up when LDAC is taken low, inde-
pendent of any activity on the I2C bus.
If LDAC is low at the falling edge of the 9th clock of the
3rd byte of data, it inhibits any software power-down
command that was specified in the input word. LDAC is
disabled when tied high.
Voltage Output
Both of the two rail-to-rail amplifiers have guaranteed
load regulation when sourcing or sinking up to 15mA at
5V (7.5mA at 3V).
Load regulation is a measure of the amplifiers’ ability to
maintain the rated voltage accuracy over a wide range
of load conditions. The measured change in output volt-
age per milliampere of forced load current change is
expressed in LSB/mA.
DC output impedance is equivalent to load regulation, and
may be derived from it by simply calculating a change in
units from LSB/mA to Ohms. The amplifiers’ DC output
impedance is 0.035Ω when driving a load well away from
the rails.
When drawing a load current from either rail, the output
voltage headroom with respect to that rail is limited
by the 30Ω typical channel resistance of the output
devices; e.g., when sinking 1mA, the minimum output
voltage = 30Ω 1mA = 30mV. See the graph Headroom
at Rails vs Output Current in the Typical Performance
Characteristics section.
The amplifiers are stable driving capacitive loads of up
to 1000pF.
Board Layout
The excellent load regulation performance is achieved in
part by separating the signal and power grounds as REFLO
and GND pins, respectively.
The PC Board should have separate areas for the analog
and digital sections of the circuit. This keeps the digital
signals away from the sensitive analog signals and facili-
tates the use of separate digital and analog ground planes
that have minimal interaction with each other.
Digital and analog ground planes should be joined at only
one point, establishing a system star ground. Ideally, the
analog ground plane should be located on the component
side of the board, and should be allowed to run under the
part to shield it from noise. Analog ground should be a
continuous and uninterrupted plane, except for necessary
lead pads and vias, with signal traces on another layer.
The GND pin functions as a return path for power supply
currents in the device and should be connected to analog
ground. Resistance from the GND pin to the analog power
supply return should be as low as possible. Resistance
herewilladddirectlytothechannelresistanceoftheoutput
device when sinking load current. When a zero scale DAC
output voltage of zero is required, the REFLO pin should
be connected to system star ground. Any shared trace
resistance between REFLO and GND pins is undesirable
since it adds to the effective DC output impedance (typi-
cally 0.035Ω) of the part.
Rail-to-Rail Output Considerations
Inanyrail-to-railvoltageoutputdevice,theoutputislimited
to voltages within the supply range.
Since the analog output of the device cannot go below
ground,itmaylimitforthelowestcodesasshowninFigure
5b. Similarly, limiting can occur near full scale when the
REF pin is tied to VCC. If VREF = VCC and the DAC full-scale
error (FSE) is positive, the output for the highest codes
limits at VCC as shown in Figure 5c. No full-scale limiting
will occur if VREF is less than VCC – FSE.
Offset and linearity are defined and tested over the region
of the DAC transfer function where no output limiting
can occur.
相关PDF资料
PDF描述
SY89321LMG TR IC TRANSLATOR LVPECL-LVTTL 8-MLF
VE-J4M-MZ-F1 CONVERTER MOD DC/DC 10V 25W
M83723/96G14077 CONN PLUG 7POS STRAIGHT W/PINS
SY100EPT23LZG IC XLATOR DUAL LV PECL-TTL 8SOIC
ICS84330CV-01LFT IC SYNTHESIZER 700MHZ 28-PLCC
相关代理商/技术参数
参数描述
LTC2629CGN#PBF 功能描述:IC DAC 12BIT R-R QUAD 16SSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 数模转换器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:50 系列:- 设置时间:4µs 位数:12 数据接口:串行 转换器数目:2 电压电源:单电源 功率耗散(最大):- 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:8-TSSOP,8-MSOP(0.118",3.00mm 宽) 供应商设备封装:8-uMAX 包装:管件 输出数目和类型:2 电压,单极 采样率(每秒):* 产品目录页面:1398 (CN2011-ZH PDF)
LTC2629CGN#TRPBF 功能描述:IC DAC 12BIT R-R QUAD 16SSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 数模转换器 系列:- 标准包装:2,400 系列:- 设置时间:- 位数:18 数据接口:串行 转换器数目:3 电压电源:模拟和数字 功率耗散(最大):- 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:36-TFBGA 供应商设备封装:36-TFBGA 包装:带卷 (TR) 输出数目和类型:* 采样率(每秒):*
LTC2629CGN-1#PBF 功能描述:IC DAC 12BIT R-R QUAD 16SSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 数模转换器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:50 系列:- 设置时间:4µs 位数:12 数据接口:串行 转换器数目:2 电压电源:单电源 功率耗散(最大):- 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:8-TSSOP,8-MSOP(0.118",3.00mm 宽) 供应商设备封装:8-uMAX 包装:管件 输出数目和类型:2 电压,单极 采样率(每秒):* 产品目录页面:1398 (CN2011-ZH PDF)
LTC2629CGN-1#TRPBF 功能描述:IC DAC 12BIT R-R QUAD 16SSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 数模转换器 系列:- 标准包装:47 系列:- 设置时间:2µs 位数:14 数据接口:并联 转换器数目:1 电压电源:单电源 功率耗散(最大):55µW 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:28-SSOP(0.209",5.30mm 宽) 供应商设备封装:28-SSOP 包装:管件 输出数目和类型:1 电流,单极;1 电流,双极 采样率(每秒):*
LTC2629IGN#PBF 功能描述:IC DAC 12BIT R-R QUAD 16SSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 数模转换器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:50 系列:- 设置时间:4µs 位数:12 数据接口:串行 转换器数目:2 电压电源:单电源 功率耗散(最大):- 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:8-TSSOP,8-MSOP(0.118",3.00mm 宽) 供应商设备封装:8-uMAX 包装:管件 输出数目和类型:2 电压,单极 采样率(每秒):* 产品目录页面:1398 (CN2011-ZH PDF)