参数资料
型号: M2006-02-625.0000LF
厂商: INTEGRATED DEVICE TECHNOLOGY INC
元件分类: 时钟及定时
英文描述: PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36
封装: 9 X 9 MM, CERAMIC, LCC-36
文件页数: 7/8页
文件大小: 365K
代理商: M2006-02-625.0000LF
M2006-02 Datasheet Rev 1.0
7 of 8
Revised 13Jul2004
Integr ated Circuit Systems , Inc. Netw o r ki ng & C o mmun ica t io ns ww w. icst.com tel (5 08) 85 2-54 00
M2006-02
VCSO BASED FEC CLOCK PLL
Prod uct Data Sh eet
ELECTRICAL SPECIFICATIONS (CONTINUED)
PARAMETER MEASUREMENT INFORMATION
Output Rise and Fall Time
Output Duty Cycle
AC Characteristics
Unless stated otherwise, V
CC = 3.3V +5%,TA = 0
oC to +70 oC (commercial), T
A = -40
oC to +85 oC (industrial), F
VCSO = FOUT = 622-675MHz,
LVPECL outputs terminated with 50
to V
CC - 2V
Symbol Parameter
Min
Typ
Max
Unit Test Conditions
Input
Frequency
Range
F
IN
Input Frequency
DIF_REF0, nDIF_REF0,
DIF_REF1, nDIF_REF1
10
700
MHz
Output
Frequency
F
FOUT
Output Frequency
Range
FOUT0, nFOUT0,
FOUT1, nFOUT1
100
700
MHz
APR
VCSO Pull-Range
Commercial
±120
±200
ppm
Industrial
±50
±150
ppm
PLL Loop
Constants 1
Note 1: Parameters needed for PLL Simulator software; see PLL Simulator Tool Available on pg. 5.
K
VCO
VCO Gain
800
kHz/V
R
IN
Internal Loop Resistor
50
k
BW
VCSO
VCSO Bandwidth
700
kHz
Phase Noise
and Jitter
Φn
Single Side Band
Phase Noise
@622.08MHz
1
kHz Offset
-72
dBc/Hz
Fin=19.44 MHz
Mfin=32, Mfec=1, Rfec=1
10
kHz Offset
-94
dBc/Hz
100
kHz Offset
-123
dBc/Hz
J(t)
Jitter (rms)
@622.08MHz
12kHz to 20MHz
0.5
ps rms
50kHz to 80MHz
0.5
ps rms
t
PW
Output Duty Cycle 2
FOUT0, nFOUT0,
FOUT1, nFOUT1
P0, P1 = 1
40
50
60
%
P0, P1 = 4
45
50
55
%
t
R
Output Rise Time 2
FOUT0, nFOUT0,
FOUT1, nFOUT1
200
450
500
ps
20
% to 80%
t
F
Output Fall Time 2
200
450
500
ps
20
% to 80%
20%
80%
tR
20%
tF
80%
Clock Output
V
P
-P
nFOUT
FOUT
t
PW
t
PERIOD
(Output Pulse Width)
tPERIOD
tPW
odc =
相关PDF资料
PDF描述
M2006-02-669.1281LF PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36
M2006-02-670.8386LF PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36
M2006-02I669.3266LF PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36
M2006-02-670.8386 PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36
M2006-02I-625.0000 PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36
相关代理商/技术参数
参数描述
M2006-02-644.5313 制造商:Integrated Device Technology Inc 功能描述:FREQUENCY TRANSLATOR 制造商:Integrated Device Technology Inc 功能描述:9X9 LCC(LEAD FREE) - Bulk
M2006-02-644.5313T 制造商:Integrated Device Technology Inc 功能描述:FREQUENCY TRANSLATOR 制造商:Integrated Device Technology Inc 功能描述:9X9 LCC(LEAD FREE) - Tape and Reel
M2006-02-666.5143 功能描述:时钟合成器/抖动清除器 FREQUENCY TRANSLATOR RoHS:否 制造商:Skyworks Solutions, Inc. 输出端数量: 输出电平: 最大输出频率: 输入电平: 最大输入频率:6.1 GHz 电源电压-最大:3.3 V 电源电压-最小:2.7 V 封装 / 箱体:TSSOP-28 封装:Reel
M2006-02-666.5143T 制造商:Integrated Device Technology Inc 功能描述:FREQUENCY TRANSLATOR 制造商:Integrated Device Technology Inc 功能描述:9X9 LCC(LEAD FREE) - Tape and Reel
M2006-02-669.3266 功能描述:时钟合成器/抖动清除器 FREQUENCY TRANSLATOR RoHS:否 制造商:Skyworks Solutions, Inc. 输出端数量: 输出电平: 最大输出频率: 输入电平: 最大输入频率:6.1 GHz 电源电压-最大:3.3 V 电源电压-最小:2.7 V 封装 / 箱体:TSSOP-28 封装:Reel