参数资料
型号: M30260M3T-XXXGP-D3
元件分类: 微控制器/微处理器
英文描述: 16-BIT, MROM, 20 MHz, MICROCONTROLLER, PQFP48
封装: 7 X 7 MM, 0.50 MM PITCH, PLASTIC, LQFP-48
文件页数: 5/26页
文件大小: 185K
代理商: M30260M3T-XXXGP-D3
M16C/26A Group (M16C/26A, M16C/26T)
Under development Preliminary specification
Specifications in this manual are tentative and subject to change.
2. Central Processing Unit(CPU)
Rev.0.40 2004.07.30
page 13 of 24
REJ03B0071-0040Z
2. Central Processing Unit (CPU)
Figure 2.1 shows the CPU registers. The CPU has 13 registers. Of these, R0, R1, R2, R3, A0, A1 and FB
comprise a register bank. There are two register banks.
Figure 2.1. Central Processing Unit Register
2.1 Data Registers (R0, R1, R2 and R3)
The R0 register consists of 16 bits, and is used mainly for transfers and arithmetic/logic operations. R1 to
R3 are the same as R0.
The R0 register can be separated between high (R0H) and low (R0L) for use as two 8-bit data registers.
R1H and R1L are the same as R0H and R0L. Conversely, R2 and R0 can be combined for use as a 32-
bit data register (R2R0). R3R1 is the same as R2R0.
2.2 Address Registers (A0 and A1)
The register A0 consists of 16 bits, and is used for address register indirect addressing and address
register relative addressing. They also are used for transfers and arithmetic/logic operations. A1 is the
same as A0.
In some instructions, registers A1 and A0 can be combined for use as a 32-bit address register (A1A0).
Data registers (Note)
Address registers (Note)
Frame base registers (Note)
Program counter
Interrupt table register
User stack pointer
Interrupt stack pointer
Static base register
Flag register
Note: These registers comprise a register bank. There are two register banks.
R0H(R0's high bits)
b15
b8 b7
b0
R3
INTBH
USP
ISP
SB
C
D
Z
S
B
O
I
U
IPL
R0L(R0's low bits)
R1H(R1's high bits)R1L(R1's low bits)
R2
b31
R3
R2
A1
A0
FB
b19
INTBL
b15
b0
PC
b19
b0
b15
b0
FLG
b15
b0
b15
b0
b7
b8
Reserved area
Carry flag
Debug flag
Zero flag
Sign flag
Register bank select flag
Overflow flag
Interrupt enable flag
Stack pointer select flag
Reserved area
Processor interrupt priority level
The upper 4 bits of INTB are INTBH and
the lower 16 bits of INTB are INTBL.
相关PDF资料
PDF描述
M30263F8AFP-D5 16-BIT, FLASH, 20 MHz, MICROCONTROLLER, PDSO42
M30260F4TGP-U7 16-BIT, FLASH, 20 MHz, MICROCONTROLLER, PQFP48
M30263F3AFP-D5 16-BIT, FLASH, 20 MHz, MICROCONTROLLER, PDSO42
M30260F6AGP-D9 16-BIT, FLASH, 20 MHz, MICROCONTROLLER, PQFP48
M30263F6AFP-D5 16-BIT, FLASH, 20 MHz, MICROCONTROLLER, PDSO42
相关代理商/技术参数
参数描述
M30260T2-CPE-GP 功能描述:DEV COMPACT EMULATOR M16C/26A,28 RoHS:否 类别:编程器,开发系统 >> 内电路编程器、仿真器以及调试器 系列:- 产品变化通告:Development Systems Discontinuation 19/Jul/2010 标准包装:1 系列:* 类型:* 适用于相关产品:* 所含物品:*
M30260T-EPB-GP 制造商:Renesas Electronics Corporation 功能描述:DEV EMULATOR PERSONALITY KIT M16C/26 - Boxed Product (Development Kits)
M30262F3AGP#U5A 制造商:Renesas Electronics Corporation 功能描述:
M30262F3GP 制造商:RENESAS 制造商全称:Renesas Technology Corp 功能描述:SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
M30262F3GP D3 制造商:Renesas Electronics Corporation 功能描述: