参数资料
型号: M30263M6A-XXXFP-D5
元件分类: 微控制器/微处理器
英文描述: 16-BIT, MROM, 20 MHz, MICROCONTROLLER, PDSO42
封装: 0.450 INCH, 0.80 MM PITCH, PLASTIC, SSOP-42
文件页数: 6/26页
文件大小: 185K
代理商: M30263M6A-XXXFP-D5
M16C/26A Group (M16C/26A, M16C/26T)
Under development Preliminary specification
Specifications in this manual are tentative and subject to change.
2. Central Processing Unit(CPU)
Rev.0.40 2004.07.30
page 14 of 24
REJ03B0071-0040Z
2.3 Frame Base Register (FB)
FB is configured with 16 bits, and is used for FB relative addressing.
2.4 Interrupt Table Register (INTB)
INTB is configured with 20 bits, indicating the start address of an interrupt vector table.
2.5 Program Counter (PC)
PC is configured with 20 bits, indicating the address of an instruction to be executed.
2.6 User Stack Pointer (USP) and Interrupt Stack Pointer (ISP)
Stack pointer (SP) comes in two types: USP and ISP, each configured with 16 bits.
Your desired type of stack pointer (USP or ISP) can be selected by the U flag of FLG.
2.7 Static Base Register (SB)
SB is configured with 16 bits, and is used for SB relative addressing.
2.8 Flag Register (FLG)
FLG consists of 11 bits, indicating the CPU status.
2.8.1 Carry Flag (C Flag)
This flag retains a carry, borrow, or shift-out bit that has occurred in the arithmetic/logic unit.
2.8.2 Debug Flag (D Flag)
The D flag is used exclusively for debugging purpose. During normal use, it must be set to “0”.
2.8.3 Zero Flag (Z Flag)
This flag is set to “1” when an arithmetic operation resulted in 0; otherwise, it is “0”.
2.8.4 Sign Flag (S Flag)
This flag is set to “1” when an arithmetic operation resulted in a negative value; otherwise, it is “0”.
2.8.5 Register Bank Select Flag (B Flag)
Register bank 0 is selected when this flag is “0” ; register bank 1 is selected when this flag is “1”.
2.8.6 Overflow Flag (O Flag)
This flag is set to “1” when the operation resulted in an overflow; otherwise, it is “0”.
2.8.7 Interrupt Enable Flag (I Flag)
This flag enables a maskable interrupt.
Maskable interrupts are disabled when the I flag is “0”, and are enabled when the I flag is “1”. The I
flag is cleared to “0” when the interrupt request is accepted.
2.8.8 Stack Pointer Select Flag (U Flag)
ISP is selected when the U flag is “0”; USP is selected when the U flag is “1”.
The U flag is cleared to “0” when a hardware interrupt request is accepted or an INT instruction for
software interrupt Nos. 0 to 31 is executed.
2.8.9 Processor Interrupt Priority Level (IPL)
IPL is configured with three bits, for specification of up to eight processor interrupt priority levels from
level 0 to level 7.
If a requested interrupt has priority greater than IPL, the interrupt is enabled.
2.8.10 Reserved Area
When write to this bit, write "0". When read, its content is indeterminate.
相关PDF资料
PDF描述
M30260F8TGP-D3 16-BIT, FLASH, 20 MHz, MICROCONTROLLER, PQFP48
M30260M3T-XXXGP-D3 16-BIT, MROM, 20 MHz, MICROCONTROLLER, PQFP48
M30263F8AFP-D5 16-BIT, FLASH, 20 MHz, MICROCONTROLLER, PDSO42
M30260F4TGP-U7 16-BIT, FLASH, 20 MHz, MICROCONTROLLER, PQFP48
M30263F3AFP-D5 16-BIT, FLASH, 20 MHz, MICROCONTROLLER, PDSO42
相关代理商/技术参数
参数描述
M30263T2-CPE-FP 制造商:Renesas Electronics Corporation 功能描述:DEV COMPACT EMULATOR - Bulk
M30263T-EPB-FP 制造商:Renesas Electronics Corporation 功能描述:DEV EMULATOR ACCESSORY - Bulk
M30280F6HP 制造商:Renesas Electronics Corporation 功能描述:IC,microcontroller,M16C/Tiny,1
M30280F6HP D3 制造商:Renesas Electronics Corporation 功能描述:
M30280F6HP D5 制造商:Renesas Electronics Corporation 功能描述: