参数资料
型号: M306H2FCFP
元件分类: 微控制器/微处理器
英文描述: 16-BIT, MROM, 10 MHz, MICROCONTROLLER, PQFP116
封装: 20 X 20 MM, 0.65 MM PITCH, PLASTIC, LQFP-116
文件页数: 28/251页
文件大小: 3426K
代理商: M306H2FCFP
第1页第2页第3页第4页第5页第6页第7页第8页第9页第10页第11页第12页第13页第14页第15页第16页第17页第18页第19页第20页第21页第22页第23页第24页第25页第26页第27页当前第28页第29页第30页第31页第32页第33页第34页第35页第36页第37页第38页第39页第40页第41页第42页第43页第44页第45页第46页第47页第48页第49页第50页第51页第52页第53页第54页第55页第56页第57页第58页第59页第60页第61页第62页第63页第64页第65页第66页第67页第68页第69页第70页第71页第72页第73页第74页第75页第76页第77页第78页第79页第80页第81页第82页第83页第84页第85页第86页第87页第88页第89页第90页第91页第92页第93页第94页第95页第96页第97页第98页第99页第100页第101页第102页第103页第104页第105页第106页第107页第108页第109页第110页第111页第112页第113页第114页第115页第116页第117页第118页第119页第120页第121页第122页第123页第124页第125页第126页第127页第128页第129页第130页第131页第132页第133页第134页第135页第136页第137页第138页第139页第140页第141页第142页第143页第144页第145页第146页第147页第148页第149页第150页第151页第152页第153页第154页第155页第156页第157页第158页第159页第160页第161页第162页第163页第164页第165页第166页第167页第168页第169页第170页第171页第172页第173页第174页第175页第176页第177页第178页第179页第180页第181页第182页第183页第184页第185页第186页第187页第188页第189页第190页第191页第192页第193页第194页第195页第196页第197页第198页第199页第200页第201页第202页第203页第204页第205页第206页第207页第208页第209页第210页第211页第212页第213页第214页第215页第216页第217页第218页第219页第220页第221页第222页第223页第224页第225页第226页第227页第228页第229页第230页第231页第232页第233页第234页第235页第236页第237页第238页第239页第240页第241页第242页第243页第244页第245页第246页第247页第248页第249页第250页第251页
122
Rev. 1.0
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
with DATA ACQUISITION CONTROLLER
MITSUBISHI MICROCOMPUTERS
M306H2FCFP
Figure 2.11.27 hows the functional block diagram for I2C mode. Setting “1” in the I2C mode selection
bit (IICM) causes ports P70, P71, and P72 to work as data transmission-reception terminal SDA, clock
input-output terminal SCL, and port P72 respectively. A delay circuit is added to the SDA transmission
output, so the SDA output changes after SCL fully goes to “L”. Can select analog delay or digital delay
by SDA digital delay selection bit (7 bit of address 037716). When select digital delay, can select delay
to 2 cycle to 8 cycle of f1 by UART2 special mode register 3 (address 037516) . Functions changed by
I2C mode selection bit 2 is shown in below.
Table 2.11.10 Delay circuit selection condition
When select digital delay, analog delay is not added.
Only digital delay.
001
to
111
When select DL="000" , analog delay is chosen
regardless of the value of SDDS.
When SDDS="0" , DL is initialized and DL="000".
000
(000)
1
0
1
11
Delay circuit is not selected when IICM="0".
But, must set SDDS="0" when IICM="0".
00
(000)
IICMSDDS
DL
Register value
Contents
Digital delay selection
Analog delay selection
No delay
An attempt to read Port P71 (SCL) results in getting the terminal’s level regardless of the content of the
port direction register. The initial value of SDA transmission output in this mode goes to the value set
in port P70. The interrupt factors of the bus collision detection interrupt, UART2 transmission interrupt,
and of UART2 reception interrupt turn to the start/stop condition detection interrupt, acknowledgment
non-detection interrupt, and acknowledgment detection interrupt respectively.
The start condition detection interrupt refers to the interrupt that occurs when the falling edge of the
SDA terminal (P70) is detected with the SCL terminal (P71) staying “H”. The stop condition detection
interrupt refers to the interrupt that occurs when the rising edge of the SDA terminal (P70) is detected
with the SCL terminal (P71) staying “H”. The bus busy flag (bit 2 of the UART2 special mode register)
is set to “1” by the start condition detection, and set to “0” by the stop condition detection.
The acknowledgment non-detection interrupt refers to the interrupt that occurs when the SDA terminal
level is detected still staying “H” at the rising edge of the 9th transmission clock. The acknowledgment
detection interrupt refers to the interrupt that occurs when SDA terminal’s level is detected already
went to “L” at the 9th transmission clock. Also, assigning 1101(UART2 reception) to the DMA1 request
factor select bits provides the means to start up the DMA transfer by the effect of acknowledgment
detection.
Bit 1 of the UART2 special mode register (037716) is used as the arbitration loss detecting flag control
bit. Arbitration means the act of detecting the nonconformity between transmission data and SDA
terminal data at the timing of the SCL rising edge. This detecting flag is located at bit 11 of the UART2
reception buffer register (037F16, 037E16), and “1” is set in this flag when nonconformity is detected.
Use the arbitration lost detecting flag control bit to choose which way to use to update the flag, bit by
bit or byte by byte. When setting this bit to “1” and updated the flag byte by byte if nonconformity is
detected, the arbitration lost detecting flag is set to “1” at the falling edge of the 9th transmission clock.
If update the flag byte by byte, must judge and clear (“0”) the arbitration lost detecting flag after com-
pleting the first byte acknowledge detect and before starting the next one byte transmission.
Bit 3 of the UART2 special mode register is used as SCL- and L-synchronous output enable bit.
Setting this bit to “1” goes the P71 data register to “0” in synchronization with the SCL terminal level
going to “L”.
相关PDF资料
PDF描述
M306K9FCLRP 16-BIT, FLASH, 16 MHz, MICROCONTROLLER, PQFP144
M306N0MCT-XXXFP 16-BIT, MROM, 20 MHz, MICROCONTROLLER, PQFP100
M306V2EEFS 16-BIT, UVPROM, 10 MHz, MICROCONTROLLER, CQCC100
M306V5EESP 16-BIT, OTPROM, 10 MHz, MICROCONTROLLER, PDIP64
M306V5EESP 16-BIT, OTPROM, 10 MHz, MICROCONTROLLER, PDIP64
相关代理商/技术参数
参数描述
M306H2FCFP#U0 制造商:Renesas Electronics Corporation 功能描述:MCU 16BIT R8C CISC 128KB FLASH 5V 116LQFP - Trays
M306H2MC 制造商:RENESAS 制造商全称:Renesas Technology Corp 功能描述:SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER with DATA ACQUISITION CONTROLLER
M306H2MC-XXXFP 制造商:RENESAS 制造商全称:Renesas Technology Corp 功能描述:SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER with DATA ACQUISITION CONTROLLER
M306H2T-RPD-E 制造商:Renesas Electronics Corporation 功能描述:EMULATION POD, M16C6H GROUP (M306H2) - Bulk
M306H3FCFP 制造商:RENESAS 制造商全称:Renesas Technology Corp 功能描述:SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER with DATA ACQUISITION CONTROLLER