参数资料
型号: M4-192/96-18VI
厂商: LATTICE SEMICONDUCTOR CORP
元件分类: PLD
英文描述: High Performance E 2 CMOS In-System Programmable Logic
中文描述: EE PLD, 18 ns, PQFP144
封装: TQFP-144
文件页数: 11/46页
文件大小: 754K
代理商: M4-192/96-18VI
MACH 4 Family
19
MACH 4 TIMING MODEL
The primary focus of the MACH 4 timing model is to accurately represent the timing in a MACH
4 device, and at the same time, be easy to understand. This model accurately describes all
combinatorial and registered paths through the device, making a distinction between internal
feedback and external feedback. A signal uses internal feedback when it is fed back into the
switch matrix or block without having to go through the output buffer. The input register
specications are also reported as internal feedback. When a signal is fed back into the switch
matrix after having gone through the output buffer, it is using external feedback.
The parameter, tBUF, is dened as the time it takes to go from feedback through the output buffer
to the I/O pad. If a signal goes to the internal feedback rather than to the I/O pad, the parameter
designator is followed by an “i”. By adding tBUF to this internal parameter, the external parameter
is derived. For example, tPD = tPDi + tBUF. A diagram representing the modularized MACH 4
timing model is shown in Figure 15. Refer to the Technical Note entitled MACH 4 Timing and
High Speed Design for a more detailed discussion about the timing parameters.
SPEEDLOCKING FOR GUARANTEED FIXED TIMING
The MACH 4 architecture allows allocation of up to 20 product terms to an individual macrocell
with the assistance of an XOR gate without incurring additional timing delays.
The design of the switch matrix and PAL blocks guarantee a xed pin-to-pin delay that is
independent of the logic required by the design. Other competitive CPLDs incur serious timing
delays as product terms expand beyond their typical 4 or 5 product term limits. Speed and
SpeedLocking combine to give designs easy access to the performance required in today’s
designs.
(External Feedback)
(Internal Feedback)
INPUT REG/
INPUT LATCH
tSIRS
tHIRS
tSIL
tHIL
tSIRZ
tHIRZ
tSILZ
tHILZ
tPDILi
tICOSi
tIGOSi
tPDILZi
Q
tSS(T)
tSA(T)
tH(S/A)
tS(S/A)L
tH(S/A)L
tSRR
tPDi
tPDLi
tCO(S/A)i
tGO(S/A)i
tSRi
COMB/DFF/TFF/
LATCH/SR*/JK*
S/R
IN
BLK CLK
OUT
tPL
tBUF
tEA
tER
tSLW
Q
Central
Switch
Matrix
*emulated
17466G-025
Figure 15. MACH 4 Timing Model
相关PDF资料
PDF描述
M4-192/96-7VC High Performance E 2 CMOS In-System Programmable Logic
M4-256/128-12YC High Performance E 2 CMOS In-System Programmable Logic
M4-256/128-12YI High Performance E 2 CMOS In-System Programmable Logic
M4-256/128-15YC High Performance E 2 CMOS In-System Programmable Logic
M4-256/128-18YI High Performance E 2 CMOS In-System Programmable Logic
相关代理商/技术参数
参数描述
M41AH 制造商:Texas Instruments 功能描述:
M41G 制造商:Altech Corporation 功能描述:
M41L091M 功能描述:JOYSTICK MINI 3AXIS W/BUTTON RoHS:是 类别:电位计,可变电阻器 >> 搖桿 系列:M 标准包装:200 系列:253 电阻(欧姆):20k 功率(瓦特):0.01W 容差:±30% 调节型:顶部调节 回转角度:60° 安装类型:通孔 封装/外壳:方形 - 0.768" L x 0.693" W x 0.236" H(19.50mm x 17.60mm x 6.00mm) 包装:散装
M41L091P 制造商:CH Products 功能描述:RESISTIVE MINIATURE JOYSTICK 3 AXES
M41L0N1M 制造商:APEM 功能描述:Joystick, Three Axis, One Pushbutton Potentiometer, Rail to Tail Potentiometer 制造商:APEM 功能描述:JOYSTICK, 1 PB POT RAIL-RAIL POT