参数资料
型号: MAX1002CAX+T
厂商: Maxim Integrated Products
文件页数: 6/12页
文件大小: 0K
描述: IC ADC 6BIT 60MSPS DUAL 36-SSOP
产品培训模块: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
标准包装: 1,000
位数: 6
采样率(每秒): 60M
数据接口: 并联
转换器数目: 2
功率耗散(最大): 941mW
电压电源: 单电源
工作温度: 0°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 36-BSOP(0.295",7.50mm 宽)
供应商设备封装: 36-SSOP
包装: 带卷 (TR)
输入数目和类型: 4 个单端,单极;2 个差分,单极
MAX1002
Low-Power, 60Msps, Dual, 6-Bit ADC
_______________________________________________________________________________________
3
AC ELECTRICAL CHARACTERISTICS
(VCC, VCCO = +5V ±5%; TA = +25°C; unless otherwise noted.)
Note 1: Best straight-line linearity method.
Note 2: A typical application will AC couple the analog input to the DC bias level present at the analog inputs (typically 2.35V).
However, it is also possible to DC couple the analog input (using differential or single-ended drive) within this common-
mode input range (Figures 4, 5).
Note 3: PSSR is defined as the change in the mid-gain, full-scale range as a function of the variation in VCC supply voltage
(expressed in decibels).
Note 4: The current in the VCCO supply is a strong function of the capacitive loading on the digital outputs. To minimize supply
transients and achieve the best dynamic performance, reduce the capacitive loading effects by keeping line lengths on the
digital outputs to a minimum.
Note 5: Offset-correction compensation enabled, 0.22F at Q and I compensation inputs (Figures 2, 3).
Note 6: tPD and tSKEW are measured from the 1.4V level of the output clock, to the 1.4V level of either the rising or falling edge of a
data bit. tDCLK is measured from the 50% level of the clock overdrive signal on TNK+ to the 1.4V level of DCLK. The capac-
itive load on the outputs is 15pF.
Gain = GND, open, VCC
GAIN = open (mid gain),
VIN = 50MHz, -1dB below FS
GAIN = open (mid gain)
5.7
ENOBM
5.6
5.85
Effective Number of Bits
Gain = open (mid gain)
Gain = VCC (low gain)
Q channel
I channel
dB
CONDITIONS
MHz
55
BW
Analog Input -0.5dB Bandwidth
Msps
60
fMAX
Maximum Sample Rate
-55
XTLK
Gain = VCC (high gain)
Crosstalk Between ADCs
LSB
-0.5
0.5
OFF
Input Offset (Note 5)
-0.5
0.5
dB
35.4
37
SINAD
Signal-to-Noise and Distortion
Ratio
Bits
5.85
ENOBL
5.8
ENOBH
(Note 5)
dB
-0.2
±0.1
0.2
AM
Amplitude Match Between
ADCs
LSB
-0.5
±0.25
0.5
OMM2
Offset Mismatch Between ADCs
(Note 6)
ns
3.6
tSKEW
Data Valid Skew
ns
7.1
tPD
DCLK to Data-Propagation
Delay
degrees
-2
±0.5
2
PM
UNITS
MIN
TYP
MAX
SYMBOL
PARAMETER
Phase Match Between ADCs
TNK+ to DCLK (Note 6)
ns
5.3
tDCLK
Input to DCLK Delay
ns
5.5
tAP
Aperture Delay
clock
cycle
1
PD
Pipeline Delay
DYNAMIC PERFORMANCE (GAIN = open; external 60MHz clock (Figure 7); VINI, VINIQ = 20MHz sine; amplitude -1dB below FS;
unless otherwise noted.)
TIMING CHARACTERISTICS (data outputs: RL = 1M, CL = 15pF, Figure 8)
相关PDF资料
PDF描述
MAX1003CAX IC ADC DUAL 6-BIT 90MSPS 36-SSOP
MAX1011CEG+ IC ADC 6BIT 90MSPS 24-QSOP
MAX105ECS+T IC ADC 6BIT 800MSPS DL 80TQFP
MAX1063AEEG+ IC ADC 10BIT 250KSPS 24-QSOP
MAX107ECS+ IC ADC 6BIT 400MSPS DL 80-TQFP
相关代理商/技术参数
参数描述
MAX1002EVKIT 功能描述:数据转换 IC 开发工具 RoHS:否 制造商:Texas Instruments 产品:Demonstration Kits 类型:ADC 工具用于评估:ADS130E08 接口类型:SPI 工作电源电压:- 6 V to + 6 V
MAX1003 制造商:MAXIM 制造商全称:Maxim Integrated Products 功能描述:Low-Power, 90Msps, Dual 6-Bit ADC
MAX1003CAX 功能描述:模数转换器 - ADC RoHS:否 制造商:Texas Instruments 通道数量:2 结构:Sigma-Delta 转换速率:125 SPs to 8 KSPs 分辨率:24 bit 输入类型:Differential 信噪比:107 dB 接口类型:SPI 工作电源电压:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:VQFN-32
MAX1003CAX+ 功能描述:模数转换器 - ADC Low-Power 90Msps Dual 6-Bit RoHS:否 制造商:Texas Instruments 通道数量:2 结构:Sigma-Delta 转换速率:125 SPs to 8 KSPs 分辨率:24 bit 输入类型:Differential 信噪比:107 dB 接口类型:SPI 工作电源电压:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:VQFN-32
MAX1003CAX+T 功能描述:模数转换器 - ADC Low-Power 90Msps Dual 6-Bit RoHS:否 制造商:Texas Instruments 通道数量:2 结构:Sigma-Delta 转换速率:125 SPs to 8 KSPs 分辨率:24 bit 输入类型:Differential 信噪比:107 dB 接口类型:SPI 工作电源电压:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:VQFN-32