参数资料
型号: MC74AC163NG
厂商: ON Semiconductor
文件页数: 8/15页
文件大小: 0K
描述: IC COUNTER SYNC BINARY 16-DIP
标准包装: 500
系列: 74AC
逻辑类型: 二进制计数器
方向:
元件数: 1
每个元件的位元数: 4
复位: 同步
计时: 同步
计数速率: 140MHz
触发器类型: 正边沿
电源电压: 2 V ~ 6 V
工作温度: -40°C ~ 85°C
安装类型: 通孔
封装/外壳: 16-DIP(0.300",7.62mm)
供应商设备封装: 16-DIP
包装: 管件
MC74AC161, MC74ACT161, MC74AC163, MC74ACT163
http://onsemi.com
2
Figure 2. Logic Symbol
*MR for ′161
*SR for ′163
PE P0 P1 P2
CEP
P3
CET
CP
*R Q0 Q1 Q2 Q3
TC
FUNCTIONAL DESCRIPTION
The MC74AC161/ACT161 and MC74AC163/ACT163
count modulo16 binary sequence. From state 15 (HHHH)
they increment to state 0 (LLLL). The clock inputs of all
flipflops are driven in parallel through a clock buffer. Thus
all changes of the Q outputs (except due to Master Reset of
the ′161) occur as a result of, and synchronous with, the
LOWtoHIGH transition of the CP input signal. The
circuits have four fundamental modes of operation, in order
of precedence: asynchronous reset (′161), synchronous reset
(′163), parallel load, countup and hold. Five control inputs
Master Reset (MR, ′161), Synchronous Reset (SR, ′163),
Parallel Enable (PE), Count Enable Parallel (CEP) and
Count Enable Trickle (CET) determine the mode of
operation, as shown in the Mode Select Table. A LOW
signal on MR overrides all other inputs and asynchronously
forces all outputs LOW. A LOW signal on SR overrides
counting and parallel loading and allows all outputs to go
LOW on the next rising edge of CP. A LOW signal on PE
overrides counting and allows information on the Parallel
Data (Pn) inputs to be loaded into the flipflops on the next
rising edge of CP. With PE and MR (′161) or SR (′163)
HIGH, CEP and CET permit counting when both are HIGH.
Conversely, a LOW signal on either CEP or CET inhibits
counting.
The MC74AC161/ACT161 and MC74AC163/ACT163 use
Dtype edgetriggered flipflops and changing the SR, PE,
CEP and CET inputs when the CP is in either state does not
cause errors, provided that the recommended setup and hold
times, with respect to the rising edge of CP, are observed.
The Terminal Count (TC) output is HIGH when CET is
HIGH and counter is in state 15. To implement synchronous
multistage counters, the TC outputs can be used with the
CEP and CET inputs in two different ways. Please refer to
the MC74AC568 data sheet. The TC output is subject to
decoding spikes due to internal race conditions and is
therefore not recommended for use as a clock or
asynchronous reset for flipflops, counters or registers.
Logic Equations:
Count Enable = CEPCETPE
TC = Q0Q1Q2Q3CET
MODE SELECT TABLE
*SR
PE
CET
CEP
Action on the Rising
Clock Edge ( )
L
X
Reset (Clear)
H
L
X
Load (Pn → Qn)
H
Count (Increment)
H
L
X
No Change (Hold)
H
X
L
No Change (Hold)
*For ′163 only
H = HIGH Voltage Level
L = LOW Voltage Level
X = Immaterial
Figure 3. State Diagram
15
0
14
13
12
5
4
6
7
8
1
2
3
11
10
9
相关PDF资料
PDF描述
MC74AC161NG IC COUNTER SYNC BINARY 16-DIP
74LVXC4245QSCX TXRX 8BIT DUAL CONF VOLT 24QSOP
74ALVC162244TX IC BUFF DVR 16BIT LOW V 48TSSOP
74ALVC16244MTDX IC BUFF DVR 16BIT LOW V 48TSSOP
SQ24T05080-NBA0 DC/DC EIGHTH BRICK 8V OUT
相关代理商/技术参数
参数描述
MC74AC174 制造商:ONSEMI 制造商全称:ON Semiconductor 功能描述:HEX D FLIP-FLOP WITH MASTER RESET
MC74AC174D 制造商:Rochester Electronics LLC 功能描述:- Bulk
MC74AC174DR2 制造商:ON Semiconductor 功能描述:Flip Flop D-Type Bus Interface Pos-Edge 1-Element 16-Pin SOIC T/R 制造商:Rochester Electronics LLC 功能描述:- Bulk
MC74AC174DT 制造商:Rochester Electronics LLC 功能描述:- Tape and Reel
MC74AC174DTR2 制造商:ONSEMI 制造商全称:ON Semiconductor 功能描述:Hex D Flip−Flop with Master Reset