参数资料
型号: MCP7940MT-I/SN
厂商: Microchip Technology
文件页数: 17/19页
文件大小: 0K
描述: IC RTCC I2C 64B SRAM 8-SOIC
标准包装: 3,300
类型: 时钟/日历
特点: 警报器,闰年,方波输出,SRAM
存储容量: 64B
时间格式: HH:MM:SS(12/24 小时)
数据格式: YY-MM-DD-dd
接口: I²C,2 线串口
电源电压: 1.8 V ~ 5.5 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 8-SOIC(0.154",3.90mm 宽)
供应商设备封装: 8-SOICN
包装: 带卷 (TR)
2012 Microchip Technology Inc.
Preliminary
DS22292A-page 7
MCP7940M
3.0
I2C BUS CHARACTERISTICS
3.1
I2C Interface
The MCP7940M supports a bidirectional 2-wire bus
and data transmission protocol. A device that sends
data onto the bus is defined as transmitter, and a
device receiving data as receiver. The bus has to be
controlled by a master device which generates the Start
and Stop conditions, while the MCP7940M works as
slave. Both master and slave can operate as
transmitter or receiver but the master device
determines which mode is activated.
3.1.1
BUS CHARACTERISTICS
The following bus protocol has been defined:
Data transfer may be initiated only when the bus
is not busy.
During data transfer, the data line must remain
stable whenever the clock line is high. Changes in
the data line while the clock line is high will be
interpreted as a Start or Stop condition.
Accordingly, the following bus conditions have been
defined (Figure 3-1).
3.1.1.1
Bus not Busy (A)
Both data and clock lines remain high.
3.1.1.2
Start Data Transfer (B)
A high-to-low transition of the SDA line while the clock
(SCL) is high determines a Start condition. All
commands must be preceded by a Start condition.
3.1.1.3
Stop Data Transfer (C)
A low-to-high transition of the SDA line while the clock
(SCL) is high determines a Stop condition. All
operations must end with a Stop condition.
3.1.1.4
Data Valid (D)
The state of the data line represents valid data when,
after a Start condition, the data line is stable for the
duration of the high period of the clock signal.
The data on the line must be changed during the low
period of the clock signal. There is one bit of data per
clock pulse.
Each data transfer is initiated with a Start condition and
terminated with a Stop condition. The number of the
data bytes transferred between the Start and Stop
conditions is determined by the master device.
3.1.1.5
Acknowledge
Each receiving device, when addressed, is obliged to
generate an Acknowledge signal after the reception of
each byte. The master device must generate an extra
clock pulse which is associated with this Acknowledge
bit.
A device that acknowledges must pull down the SDA
line during the Acknowledge clock pulse in such a way
that the SDA line is stable-low during the high period of
the Acknowledge-related clock pulse. Of course, setup
and hold times must be taken into account. During
reads, a master must signal an end of data to the slave
by NOT generating an Acknowledge bit on the last byte
that has been clocked out of the slave. In this case, the
slave (MCP7940M) will leave the data line high to
enable the master to generate the Stop condition.
FIGURE 3-1:
DATA TRANSFER SEQUENCE ON THE SERIAL BUS
Address or
Acknowledge
Valid
Data
Allowed
to Change
Stop
Condition
Start
Condition
SCL
SDA
(A)
(B)
(D)
(C)
(A)
相关PDF资料
PDF描述
MCP4131-103E/SN IC POT DGTL SNGL 10K SPI 8SOIC
VE-JTW-MZ CONVERTER MOD DC/DC 5.5V 25W
VI-B2X-MY-F1 CONVERTER MOD DC/DC 5.2V 50W
MCP4011-103E/MS IC DGTL POT 10K 1CH 8MSOP
DS1746P-70+ IC RTC RAM Y2K 5V 70NS 34-PCM
相关代理商/技术参数
参数描述
MCP7940N 制造商:MICROCHIP 制造商全称:Microchip Technology 功能描述:Low-Cost I2C? Real-Time Clock/Calendar with SRAM and Battery Switchover
MCP7940N_13 制造商:MICROCHIP 制造商全称:Microchip Technology 功能描述:Low-Cost I2Ca?¢ Real-Time Clock/Calendar with SRAM and Battery Switchover
MCP7940N-E/MNY 制造商:MICROCHIP 制造商全称:Microchip Technology 功能描述:Low-Cost I2C Real-Time Clock/Calendar with SRAM and Battery Switchover
MCP7940N-E/MS 制造商:Microchip Technology Inc 功能描述:I2C GP RTCC, 64B SRAM, EXT - Rail/Tube 制造商:Microchip Technology Inc 功能描述:IC RTCC 64B SRAM GP I2C 8MSOP
MCP7940N-E/SN 制造商:Microchip Technology Inc 功能描述:I2C GP RTCC, 64B SRAM, EXT - Rail/Tube 制造商:Microchip Technology Inc 功能描述:IC RTCC 64B SRAM GP I2C 8SOIC 制造商:Microchip Technology Inc 功能描述:I2C GP RTCC, 64B SRAM, EXT, 8 SOIC 3.90mm(.150in) TUBE