参数资料
型号: MPC855TVR80D4
厂商: Freescale Semiconductor
文件页数: 14/15页
文件大小: 0K
描述: IC MPU POWERQUICC 80MHZ 357-PBGA
标准包装: 44
系列: MPC8xx
处理器类型: 32-位 MPC8xx PowerQUICC
速度: 80MHz
电压: 3.3V
安装类型: 表面贴装
封装/外壳: 357-BBGA
供应商设备封装: 357-PBGA(25x25)
包装: 托盘
8
MPC855T Communications Controller Technical Summary
MOTOROLA
MPC855T Architecture Overview
branch prediction with conditional prefetch, but without conditional execution. The embedded core can
operate on 32-bit external operands with one bus cycle.
The integer unit supports 32- x 32-bit xed-point general-purpose registers. It can execute one integer
instruction each clock cycle. Each element in the integer unit is clocked only when valid data is present in
the data queue ready for operation. This assures that the power consumption of the device is held to the
absolute minimum required to perform an operation.
The embedded core is integrated with MMUs as well as 4-Kbyte instruction and data caches. Each MMU
provides a 32-entry, fully-associative instruction and data TLB, with multiple page sizes of: 4 Kbytes, 16
Kbytes, 512 Kbytes, 256 Kbytes, and 8 Mbytes. It supports 16 virtual address spaces with 8 protection
groups. Three special registers are available as scratch registers to support software tablewalk and update.
The instruction cache is 4 Kbytes, two-way, set associative with physical addressing. It allows single-cycle
access on hit with no added latency for miss. It has four words per line, and supports burst linell using least
recently used (LRU) replacement. The cache may be locked on a per-line basis for application-critical
routines.
The data cache is 4 Kbytes, two-way, set associative with physical addressing. It allows single-cycle access
on hit with one added clock latency for miss. It has four words per line, supporting burst linell using LRU
replacement. The cache may be locked on a per-line basis for application-critical routines. The data cache
can be programmed to support copy-back or write-through via the MMU. The cache-inhibit mode can be
programmed per MMU page.
The embedded core with its instruction and data caches delivers approximately 106 MIPS at 80 MHz, using
Dhrystone 2.1, based on the assumption that it is issuing one instruction per cycle with a cache hit rate of
94%.
The embedded core provides a much improved debug interface that operates without causing any
degradation in the speed of user operations. This interface supports six watchpoint signals that are used to
detect software events. Internally the MPC855T has eight comparators, four of which operate on the
effective address on the address bus. The remaining four comparators are split, with two comparators
operating on the effective address on the data bus, and two comparators operating on the data on the data
bus. The embedded core can compare using =,
≠, <, > conditions to generate watchpoints. Each watchpoint
can then generate a breakpoint that can be programmed to trigger in a programmable number of events.
1.2.2
Fast Ethernet Controller (FEC)
The Fast Ethernet controller on the MPC855T is compliant with the IEEE 802.3u specication for 10-Mbps
and 100-Mbps connectivity. Full-duplex 100-Mbps operation is supported at system clock rates of 50 MHz
and higher. A 33-MHz system clock supports 10-Mbps operation or half-duplex 100-Mbps operation.
The Fast Ethernet controller provides greatly reduced bus utilization through the use of bursting DMA.
Optimization of bus utilization allows the MPC855T to be used in systems with low-cost memories such as
synchronous DRAM.
Transmit and receive FIFOs further reduce bus utilization by localizing all collisions to the Fast Ethernet
controller. On the transmit side, a full collision window of transmit frame data is maintained in the FIFO,
eliminating the need for repeated DMA over the system bus in the event of a collision. On the receive side,
a full collision window of data is received before any receive data is transferred into system memory,
allowing the FIFO to be ushed in the event of a runt or collided frame, with no DMA activity. However,
external memory for data buffers and buffer descriptors is required; on-chip FIFOs are only designed to
compensate for collisions and for system bus latency.
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
..
.
相关PDF资料
PDF描述
ACB75DHBR CONN EDGECARD 150PS R/A .050 DIP
P1010NXN5HFA IC MPU 800MHZ 425TEPBGA1
MPC8343CVRADDB IC MPU PWRQUICC II 620-PBGA
ACB85DHAS CONN EDGECARD 170PS R/A .050 DIP
MPC8248ZQTIEA IC MPU POWERQUICC II 516-PBGA
相关代理商/技术参数
参数描述
MPC855TZQ50D4 功能描述:微处理器 - MPU POWER QUICC RoHS:否 制造商:Atmel 处理器系列:SAMA5D31 核心:ARM Cortex A5 数据总线宽度:32 bit 最大时钟频率:536 MHz 程序存储器大小:32 KB 数据 RAM 大小:128 KB 接口类型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作电源电压:1.8 V to 3.3 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-324
MPC855TZQ50D4R2 功能描述:微处理器 - MPU POWER QUICC RoHS:否 制造商:Atmel 处理器系列:SAMA5D31 核心:ARM Cortex A5 数据总线宽度:32 bit 最大时钟频率:536 MHz 程序存储器大小:32 KB 数据 RAM 大小:128 KB 接口类型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作电源电压:1.8 V to 3.3 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-324
MPC855TZQ66D4 功能描述:微处理器 - MPU POWER QUICC RoHS:否 制造商:Atmel 处理器系列:SAMA5D31 核心:ARM Cortex A5 数据总线宽度:32 bit 最大时钟频率:536 MHz 程序存储器大小:32 KB 数据 RAM 大小:128 KB 接口类型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作电源电压:1.8 V to 3.3 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-324
MPC855TZQ80D4 功能描述:微处理器 - MPU POWER QUICC RoHS:否 制造商:Atmel 处理器系列:SAMA5D31 核心:ARM Cortex A5 数据总线宽度:32 bit 最大时钟频率:536 MHz 程序存储器大小:32 KB 数据 RAM 大小:128 KB 接口类型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作电源电压:1.8 V to 3.3 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-324
MPC855TZQP80D4 制造商:FREESCALE-SEMI 功能描述: