参数资料
型号: QL3040-0PQ240C
英文描述: Field Programmable Gate Array (FPGA)
中文描述: 现场可编程门阵列(FPGA)
文件页数: 1/10页
文件大小: 226K
代理商: QL3040-0PQ240C
8-267
40,000 Usable PLD Gate pASIC 3 FPGA Combining High Performance and High Density
QL3040 - pASIC 3 FPGATM
QL3040 Rev D
QL3040 - pASIC 3 FPGA
Device Highlights
High Performance & High Density
s
40,000 Usable PLD Gates with 252 I/Os
s
16-bit counter speeds over 300 MHz, data path speeds over
400 MHz
s
0.35um four-layer metal non-volatile CMOS process for
smallest die sizes
Easy to Use / Fast Development Cycles
s
100% routable with 100% utilization and complete
pin-out stability
s
Variable-grain logic cells provide high performance and
100% utilization
s
Comprehensive design tools include high quality
Verilog/VHDL synthesis
Advanced I/O Capabilites
s
Interfaces with both 3.3V and 5.0V devices
s
PCI compliant with 3.3V and 5.0V buses for -1/-2/-3/-4
speed grades
s
Full JTAG boundary scan
s
Registered I/O cells with individually controlled clocks and
output enables
Total of 252 I/O Pins
s
244 bidirectional input/output pins, PCI-compliant for 5.0V and
3.3V buses for -1/-2/-3/-4 speed grades
s
8 high-drive input/distributed network pins
Eight Low-Skew Distributed Networks
s
Two array clock/control networks available to the logic cell flip-
flop clock, set and reset inputs - each driven by an input-only pin
s
Six global clock/control networks available to the logic cell F1,
clock set and reset inputs and the input and I/O register clock,
reset and enable inputs as well as the output enable control - each
driven by an input-only or I/O pin, or any logic cell output or I/O
cell feedback
High Performance
s
Input + logic cell + output total delays under 6 ns
s
Data path speeds over 400 MHz
s
Counter speeds over 300 MHz
DEVICE HIGHLIGHTS
FIGURE 1. 1,008 Logic Cells
Product Summary
The QL3040 is a 40,000 usable PLD gate member of
the pASIC 3 family of FPGAs. pASIC 3 FPGAs are
fabricated on a 0.35mm four-layer metal process
using QuickLogic’s patented ViaLink technology to
provide a unique combination of high performance,
high density, low cost, and extreme ease-of-use.
The QL3040 contains 1,008 logic cells. With a
maximum of 252 I/Os, the QL3040 is available in
208-PQFP and 456-pin PBGA packages.
Software support for the complete pASIC 3 family,
including the QL3040, is available through three basic
packages. The turnkey QuickWorks“ package
provides the most complete FPGA software solution
from design entry to logic synthesis, to place and
route, to simulation. The QuickChipTM and
QuickToolsTM packages provide a solution for
designers who use Cadence, Exemplar, Mentor,
Synopsys, Synplicity, Viewlogic, Veribest, or other
third-party tools for design entry, synthesis, or
simulation.
PRODUCT SUMMARY
相关PDF资料
PDF描述
QL3040-0PQ240I Field Programmable Gate Array (FPGA)
QL3040-1PB456C Field Programmable Gate Array (FPGA)
QL3040-1PB456M Field Programmable Gate Array (FPGA)
QL3040-1PQ208I Field Programmable Gate Array (FPGA)
QL3040-1PQ240C Field Programmable Gate Array (FPGA)
相关代理商/技术参数
参数描述
QL3040-0PQ240I 制造商:未知厂家 制造商全称:未知厂家 功能描述:Field Programmable Gate Array (FPGA)
QL3040-1PB456C 制造商:未知厂家 制造商全称:未知厂家 功能描述:Field Programmable Gate Array (FPGA)
QL3040-1PB456I 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA|1008-CELL|CMOS|BGA|456PIN|PLASTIC
QL3040-1PB456M 制造商:未知厂家 制造商全称:未知厂家 功能描述:Field Programmable Gate Array (FPGA)
QL3040-1PL84M 制造商:未知厂家 制造商全称:未知厂家 功能描述:60,000 Usable PLD Gate pASIC3 FPGA Combining High Performance and High Density