12
S71WS-Nx0 Based MCPs
S71WS-N_01_A4 September 15, 2005
A d v a n c e I n f o r m a t i o n
3
Input/Output Descriptions
Table 3.1
identifies the input and output package connections provided on the device.
Table 3.1 Input/Output Descriptions
Symbol
Description
A23-A0
DQ15-DQ0
OE#
WE#
V
SS
NC
RDY
Address inputs
Data input/output
Output Enable input. Asynchronous relative to CLK for the Burst mode.
Write Enable input.
Ground
No Connect; not connected internally
Ready output. Indicates the status of the Burst read. The WAIT# pin of the pSRAM is tied to RDY.
Clock input. In burst mode, after the initial word is output, subsequent active edges of CLK increment
the internal address counter. Should be at V
IL
or V
IH
while in asynchronous mode
Address Valid input. Indicates to device that the valid address is present on the address inputs.
Low = for asynchronous mode, indicates valid address; for burst mode, causes starting address to be
latched.
High = device ignores address inputs
Hardware reset input. Low = device resets and returns to reading array data
Hardware write protect input. At V
, disables program and erase functions in the four outermost
sectors. Should be at V
IH
for all other conditions.
Accelerated input. At V
, accelerates programming; automatically places device in unlock bypass
mode. At V
IL
, disables all program and erase functions. Should be at V
IH
for all other conditions.
Chip-enable input for pSRAM.
Chip-enable input for Flash 1. Asynchronous relative to CLK for Burst Mode.
Chip-enable input for Flash 2. Asynchronous relative to CLK for Burst Mode. This applies to the 512Mb
MCP only.
Mode register select for Type 4.
Flash 1.8 Volt-only single power supply.
pSRAM Power Supply.
Upper Byte Control (pSRAM).
Lower Byte Control (pSRAM)
Do Not Use
CLK
AVD#
F-RST#
F-WP#
F-ACC
R-CE1#
F1-CE#
F2-CE#
R-MRS
F-VCC
R-VCC
R-UB#
R-LB#
DNU