8
S71WS-Nx0 Based MCPs
S71WS-N_01_A4 September 15, 2005
A d v a n c e I n f o r m a t i o n
Figures
Figure 7.1
Figure 10.1
Figure 10.2
Figure 10.3
Figure 10.4
Figure 10.5
Figure 10.6
Figure 11.1
Figure 11.2
Figure 11.3
Figure 14.1
Figure 14.2
Figure 14.3
Figure 14.4
Figure 14.5
Figure 14.6
Figure 14.7
Figure 14.8
Figure 14.9
Figure 14.10
Figure 14.11
Figure 14.12
Figure 14.13
Figure 14.14
Figure 14.15
Figure 14.16
Figure 14.17
Figure 14.18
Figure 14.19
Figure 14.20
Figure 14.21
Figure 14.22
Figure 14.23
Figure 14.24
Figure 20.1
Figure 20.2
Figure 22.1
Figure 22.2
Figure 23.1
Figure 23.2
Figure 24.1
Figure 24.2
Figure 25.1
Figure 25.2
Figure 26.1
Figure 31.1
Figure 31.2
Figure 31.3
Figure 31.4
Figure 31.5
Figure 31.6
Figure 31.7
Figure 31.8
Figure 31.9
S29WS-N Block Diagram....................................................................................................................22
Synchronous/Asynchronous State Diagram...........................................................................................27
Synchronous Read ............................................................................................................................29
Single Word Program.........................................................................................................................35
Write Buffer Programming Operation ...................................................................................................39
Sector Erase Operation ......................................................................................................................41
Write Operation Status Flowchart ........................................................................................................48
Advanced Sector Protection/Unprotection .............................................................................................55
PPB Program/Erase Algorithm .............................................................................................................58
Lock Register Program Algorithm.........................................................................................................61
Maximum Negative Overshoot Waveform .............................................................................................68
Maximum Positive Overshoot Waveform ...............................................................................................68
Test Setup .......................................................................................................................................69
Input Waveforms and Measurement Levels...........................................................................................70
V
CC
Power-up Diagram ......................................................................................................................70
CLK Characterization .........................................................................................................................72
CLK Synchronous Burst Mode Read......................................................................................................74
8-word Linear Burst with Wrap Around.................................................................................................75
8-word Linear Burst without Wrap Around ............................................................................................75
Linear Burst with RDY Set One Cycle Before Data ..................................................................................76
Asynchronous Mode Read...................................................................................................................77
Reset Timings...................................................................................................................................78
Chip/Sector Erase Operation Timings ...................................................................................................80
Program Operation Timing Using AVD# ................................................................................................81
Program Operation Timing Using CLK in Relationship to AVD#.................................................................82
Accelerated Unlock Bypass Programming Timing ...................................................................................83
Data# Polling Timings (During Embedded Algorithm) .............................................................................83
Toggle Bit Timings (During Embedded Algorithm) ..................................................................................84
Synchronous Data Polling Timings/Toggle Bit Timings ............................................................................84
DQ2 vs. DQ6 ....................................................................................................................................85
Latency with Boundary Crossing when Frequency > 66 MHz....................................................................85
Latency with Boundary Crossing into Program/Erase Bank ......................................................................86
Example of Wait States Insertion ........................................................................................................87
Back-to-Back Read/Write Cycle Timings ...............................................................................................88
Power Up Timing............................................................................................................................. 104
Standby Mode State Machines .......................................................................................................... 104
Pin MRS Timing Waveform (OE# = V
IH
) ............................................................................................. 108
Software MRS Timing Waveform ....................................................................................................... 109
Asynchronous 4-Page Read .............................................................................................................. 110
Asynchronous Write......................................................................................................................... 110
Synchronous Burst Read .................................................................................................................. 111
Synchronous Burst Write.................................................................................................................. 111
Latency Configuration (Read)............................................................................................................ 112
WAIT# and Read/Write Latency Control ............................................................................................. 113
PAR Mode Execution and Exit............................................................................................................ 115
PAR Mode Execution and Exit............................................................................................................ 117
Timing Waveform Of Asynchronous Read Cycle ................................................................................... 119
Timing Waveform Of Page Read Cycle................................................................................................ 120
Timing Waveform Of Write Cycle ....................................................................................................... 121
Timing Waveform of Write Cycle(2) ................................................................................................... 122
Timing Waveform Of Write Cycle (Address Latch Type) ........................................................................ 123
Timing Waveform Of Write Cycle (Low ADV# Type) ............................................................................. 124
Timing Waveform Of Write Cycle (Low ADV# Type) ............................................................................. 125
Timing Waveform Of Write Cycle (Low ADV# Type) ............................................................................. 126