参数资料
型号: SL28PCIE14ALI
厂商: Silicon Laboratories Inc
文件页数: 10/13页
文件大小: 0K
描述: IC CLOCK PCIE GEN2/3 BUFF 32QFN
标准包装: 624
系列: EProClock®
类型: 时钟/频率发生器,多路复用器
PLL:
主要目的: PCI Express(PCIe)
输入: 时钟,晶体
输出: HCSL
电路数: 1
比率 - 输入:输出: 2:4
差分 - 输入:输出: 是/是
频率 - 最大: 200MHz
电源电压: 3.135 V ~ 3.465 V
工作温度: -40°C ~ 85°C
安装类型: *
封装/外壳: *
供应商设备封装: *
包装: *
SL28PCIe14
DOC#: SP-AP-0014 (Rev. 0.2)
Page 6 of 13
OE[3:0] Assertion
All differential outputs that were stopped are to resume normal
operation in a glitch-free manner. The maximum latency from
the assertion to active outputs is between 2 and 6 clocks of the
internal reference clock with all differential outputs resuming
simultaneously. All stopped differential outputs must be driven
HIGH within 10 ns of OE deassertion to a voltage greater than
200 mV.
OE[3:0] Deassertion
The impact of deasserting the OE pins is that all SRC outputs
that are set in the control registers to stoppable via deassertion
of OE are to be stopped after their next transition. The final
state of all stopped SRC clocks is Low/Low.
PD# (Power down) Clarification
The CKPWRGD/PD# pin is a dual-function pin. During initial
power up, the pin functions as CKPWRGD. Once CKPWRGD
has been sampled HIGH by the clock chip, the pin assumes
PD# functionality. The PD# pin is an asynchronous active
LOW input used to shut off all clocks cleanly before shutting
off power to the device. This signal is synchronized internally
to the device before powering down the clock synthesizer. PD#
is also an asynchronous input for powering up the system.
When PD# is asserted LOW, clocks are driven to a LOW value
and held before turning off the VCOs and the crystal oscillator.
PD# (Power down) Assertion
When PD# has been sampled LOW by the internal reference
clock all differential clocks will be stopped in a glitch-free
mannter to the LOW-LOW state within their next two consec-
utive rising edges.
PD# Deassertion
The power up latency will be less than 2ms for crystal input
reference and less than 8ms for differential input reference
clock. This is the delay from the power supply reaching the
minimum value specified in the datasheet, until the time that
the part is ready to sample any latched inputs on the first rising
edge of CLKPWRGD.
After the first rising edge on the CKPWRGD this pin becmoes
PD#. After a valid rising edge on CKPWRGD/PD# pin, a time
of not more than 1.8ms is allowed for the clock device’s
internal PLL’s to power up and lock. After this time, all outputs
are enabled in a glitch-free manner within a few clock cycles
of each clock.
.
7
0
R/W
BC7
Byte count register for block read operation.
The default value for Byte count is 7.
In order to read beyond Byte 7, the user should change the byte
count limit.to or beyond the byte that is desired to be read.
6
0
R/W
BC6
5
0
R/W
BC5
4
0
R/W
BC4
3
0
R/W
BC3
2
1
R/W
BC2
1
R/W
BC1
0
1
R/W
BC0
Byte 4: Control Register 4
Byte 5: Control Register 5
Bit
@Pup
Type
Name
Description
7
1
R/W
RESERVED
6
1
R/W
SRC_AMP2
SRC amplitude adjustment
000= 300mV, 001=400mV, 010=500mV, 011= 600mV
100= 700mV, 101=800mV, 110=900mV, 111= 1000mV
50
R/W
SRC_AMP1
41
R/W
SRC_AMP0
3
1
R/W
RESERVED
2
0
R/W
RESERVED
1
0
R/W
RESERVED
0
R/W
RESERVED
相关PDF资料
PDF描述
MS27496E21A35PA CONN RCPT 79POS BOX MNT W/PINS
ICS950908BGLFT IC TIMING CTRL HUB P4 56-TSSOP
MS27496E21F35PA CONN RCPT 79POS BOX MNT W/PINS
ICL3238ECA IC 5DRVR/3RCVR RS232 3V 28-SSOP
VE-2WF-MX-F2 CONVERTER MOD DC/DC 72V 75W
相关代理商/技术参数
参数描述
SL28PCIe14ALIT 功能描述:时钟发生器及支持产品 PCIe Stand app to PLX ref design Myra RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56
SL28PCIe14LC 功能描述:时钟发生器及支持产品 Std Prod applicable PLX ref design Myra RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56
SL28PCIe14LCT 功能描述:时钟发生器及支持产品 Std Prod applicable PLX ref design Myra RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56
SL28PCIe14LI 功能描述:时钟发生器及支持产品 Std Prod applicable PLX ref design Myra RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56
SL28PCIe14LIT 功能描述:时钟发生器及支持产品 Std Prod applicable PLX ref design Myra RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56