参数资料
型号: STEL-2060CP
英文描述: VITERBI DECODER|QFP|100PIN|PLASTIC
中文描述: 维特比译码| QFP封装| 100引脚|塑料
文件页数: 5/19页
文件大小: 284K
代理商: STEL-2060CP
5
STEL-2060C
DSCRAM
When this input is set high, it causes the G2 symbols to be
inverted before they enter the Viterbi decoder, thereby
reversing the effect of the G2 inversion if an "Invert G2"
scrambler is implemented at the encoder.
PNCG1, PNCG2
The
PNCG1
and
PNCG2
signals are used to control the
STEL-2060CCC when operating in punctured modes not
supported by the internal puncturing logic. In normal
operation (Rate
1
/
2
and when using internal puncturing)
these pins should be set low. In the external depuncturing
mode, the
PNCG1
signal must be set high to indicate that the
G1 symbol is punctured and the
PNCG2
signal must be set
high to indicate that the G2 symbol is punctured. A symbol
will be depunctured when the
PNCG1
or
PNCG2
signals are
high during the rising edge of
SYMCKIN
which latches the
corresponding symbol in to the decoder.
RATE
2-0
should be
set to 000 when operating in external depuncturing mode.
Zero value metrics will be substituted internally for the
actual metrics corresponding to the signals present on the
G1
2-0
and
G2
2-0
pins at that time. Internal depuncturing can
be selected by the use of the
RATE
inputs.
SYNC
When the
SYNC
input is set high during the rising edge of
SYMCKIN
the internal symbol synchronization will be
changed. When auto node sync is not desired this pin should
be set low. It should be connected to the
AUTO
output to use
the auto node sync capability of the STEL-2060CCC. The
state of this circuit will always be set to normal after a reset.
COUNT
7-0
The 8-bit
COUNT
7-0
input defines the period (number of
bits) used in the node synchronization circuit when
EXTSEL
is set high. The 8-bit number N is used to set up a period of
(256N + 256) bits internally, where N is the value of
COUNT
7-0
. An out-of-sync condition is declared (i.e., the
output pin
OOS
is set high and
AUTO
pulses high) if the
renormalization count exceeds the threshold value during a
period of this number of bits.
THR
7-0
The 8-bit
THR
7-0
input defines the threshold for node
synchronization when
EXTSEL
is set high. The 8-bit number
N is used to set up a threshold value of (8N + 6) internally,
where N is the value of
THR
7-0
. An out-of-sync condition is
declared (i.e., the output pin
OOS
is set high and
AUTO
pulses high) if the renormalization count exceeds this
threshold value.
EXTSEL
When the
EXTSEL
input is set high, the
COUNT
7-0
and
THR
7-0
information is derived from the
COUNT
7-0
and
THR
7-0
input pins. When it is set low, this information is
derived from the data written into addresses 0 and 1.
OUTPUT SIGNALS
ODCLK
O
utput
d
ata
cl
oc
k
. All outputs change on the rising edge of
this clock. The falling edge of
ODCLK
can be used as a strobe
for
DATO
output, which is guaranteed to be valid on this
edge.
DATO
Decoded
dat
a
o
utput. This is the output of the Viterbi
decoder. This signal changes on the rising edges of
ODCLK
.
In Rate
1
/
2
operation there will be a pipeline delay of 526
cycles of
ODCLK
from the
G1
2-0
/
G2
2-0
inputs to the
DATO
output when
DDIF
is set low and
PARL
is set high. Setting
DDIF
high adds one cycle to this value and setting
PARL
low
adds two cycles.
OOS
This output pin serves as a flag for the
o
ut-
o
f-
s
ync condition.
When it goes high it signifies that the renormalization count
in the internal node sync circuit has exceeded the threshold
value set by the
THR
7-0
signal, declaring an out-of-sync
condition. It will remain high until this condition ceases to
exist. i.e., until the next time the threshold is not exceeded
during a complete count period.
AUTO
This is the feedback signal from the internal node sync
correction circuit. It will pulse high for one cycle of
DCLKIN
each time the renormalization count in the internal node
sync circuit has exceeded the threshold value set by the
THR
7-0
signal and the out-of-sync condition is declared. It
should be connected to the
SYNC
input when using the
internal node sync facility.
BERR
The
B
it
Err
or output indicates that an error has been detected
in either the G1 or G2 symbols corresponding to the current
output bit.
G1ERR
The
G1
Err
or output indicates that an error has been detected
in the G1 symbol corresponding to the current output bit.
G2ERR
The
G2
Err
or output indicates that an error has been detected
in the G2 symbol corresponding to the current output bit.
Note
: The
BERR
,
G1ERR
and
G2ERR
signals are in NRZ
format, i.e., the signals will not return to zero between two
consecutive errors. To generate pulsed outputs, the signals
can be gated with the
ODCLK
signal.
MICROPROCESSOR INTERFACE
DATA
7-0
All I/O and control functions can be accessed via the
DATA
7-0
bus with the associated control signals. The
STEL-2060CCC is used as a memory or I/O mapped
peripheral to the host processor.
Powered by ICminer.com Electronic-Library Service CopyRight 2003
相关PDF资料
PDF描述
STEL-1377Q FREQUENCY SYNTHESIZER|DIP|64PIN|PLASTIC
STEL-1377S FREQUENCY SYNTHESIZER|DIP|64PIN|PLASTIC
STEL-1378A FREQUENCY SYNTHESIZER|HYBRID|DIP|64PIN|PLASTIC
STEPHY1 Semiconductor Fuse; Current Rating:35A; Voltage Rating:250V; Fuse Type:Fast Acting; Fuse Terminals:Blade; Diameter:20.6mm; Length:81mm; Series:L25S; Voltage Rating:250V
STF201-22.TC Semiconductor Fuse; Current Rating:50A; Voltage Rating:250V; Fuse Type:Fast Acting; Fuse Terminals:Blade; Diameter:20.6mm; Length:81mm; Series:L25S; Voltage Rating:250V
相关代理商/技术参数
参数描述
STEL-2070A/CC 制造商:未知厂家 制造商全称:未知厂家 功能描述:Telecommunication IC
STEL-2070A/CM 制造商:未知厂家 制造商全称:未知厂家 功能描述:Telecommunication IC
STEL-2070A/MC 制造商:未知厂家 制造商全称:未知厂家 功能描述:Telecommunication IC
STEL-2110A/CN 制造商:未知厂家 制造商全称:未知厂家 功能描述:Modulator/Demodulator for MODEM
STEL-2120/CM 制造商:未知厂家 制造商全称:未知厂家 功能描述:Demodulator, Other/Special/Miscellaneous