参数资料
型号: TLC2552EVM
厂商: Texas Instruments
文件页数: 22/28页
文件大小: 0K
描述: EVAL MOD FOR TLC2552
产品培训模块: Data Converter Basics
标准包装: 1
ADC 的数量: 1
位数: 12
采样率(每秒): 400k
数据接口: 串行
工作温度: 0°C ~ 70°C
已用 IC / 零件: TLC2552
已供物品:
相关产品: TLC2552IDGKG4-ND - IC ADC 12BIT DUAL LOW-PWR 8-MSOP
TLC2552IDG4-ND - IC ADC 12BIT DUAL LOW-PWR 8-SOIC
TLC2552CDGKG4-ND - IC ADC 12BIT DUAL LOW-PWR 8-MSOP
TLC2552CDGK-ND - IC ADC 12BIT DUAL LOW-PWR 8-MSOP
296-2912-5-ND - IC 12BIT 400 KSPS A/D S/O 8-MSOP
296-2911-5-ND - IC 12BIT 400 KSPS ADC S/O 8-SOIC
其它名称: 296-20572
TLC2552EVM-ND
TLC2551, TLC2552, TLC2555
5-V, LOW-POWER, 12-BIT, 175/360 KSPS,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTOPOWER DOWN
SLAS276D – MARCH 2000 – REVISED MAY 2003
3
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
Terminal Functions
TLC2551
TERMINAL
I/O
DESCRIPTION
NAME
NO.
I/O
DESCRIPTION
AIN
4
I
Analog input channel
CS
1
I
Chip select. A high-to-low transition on the CS input removes SDO from 3-state within a maximum setup time.
CS can be used as the FS pin when a dedicated DSP serial port is used.
FS
7
I
DSP frame sync input. Indication of the start of a serial data frame. Tie this terminal to VDD if not used.
GND
3
I
Ground return for the internal circuitry. Unless otherwise noted, all voltage measurements are with respect to GND.
SCLK
5
I
Output serial clock. This terminal receives the serial SCLK from the host processor.
SDO
8
O
The 3-state serial output for the A/D conversion result. SDO is kept in the high-impedance state until CS falling edge
or FS rising edge, whichever occurs first. The output format is MSB first.
When FS is not used (FS = 1 at the falling edge of CS), the MSB is presented to the SDO pin after CS falling edge
and output data is valid on the first falling edge of SCLK.
When CS and FS are both used (FS = 0 at the falling edge of CS), the MSB is presented to the SDO pin after the
falling edge of CS. When CS is tied/held low, the MSB is presented on SDO after rising FS. Output data is valid on
the first falling edge of SCLK. (This is typically used with an active FS from a DSP.)
VDD
6
I
Positive supply voltage
VREF
2
I
External reference input
TLC2552/55
TERMINAL
I/O
DESCRIPTION
NAME
NO.
I/O
DESCRIPTION
AIN0 /AIN(+)
4
I
Analog input channel 0 for TLC2552—Positive input for TLC2555
AIN1/AIN (–)
5
I
Analog input channel 1 for TLC2552—Inverted input for TLC2555
CS
1
I
Chip select. A high-to-low transition on CS removes SDO from 3-state within a maximum delay time. This pin can
be connected to the FS output from a DSP on a dedicated serial port.
GND
3
I
Ground return for the internal circuitry. Unless otherwise noted, all voltage measurements are with respect to GND.
SCLK
7
I
Output serial clock. This terminal receives the serial SCLK from the host processor.
SDO
8
O
The 3-state serial output for the A/D conversion result. SDO is kept in the high-impedance state when CS is high
and presents output data after the CS falling edge until the LSB is presented. The output format is MSB first. SDO
returns to the Hi-Z state after the 16th SCLK. Output data is valid on the falling SCLK edge.
VDD
6
I
Positive supply voltage
VREF
2
I
External reference input
detailed description
The TLC2551, TLC2552, and TLC2555 are successive approximation (SAR) ADCs utilizing a charge
redistribution DAC. Figure 1 shows a simplified version of the ADC.
The sampling capacitor acquires the signal on AIN during the sampling period. When the conversion process
starts, the SAR control logic and charge redistribution DAC are used to add and subtract fixed amounts of charge
from the sampling capacitor to bring the comparator into a balanced condition. When the comparator is
balanced, the conversion is complete and the ADC output code is generated.
相关PDF资料
PDF描述
EEM08DRSN-S664 CONN EDGECARD 16POS DIP .156 SLD
TLC2551EVM EVAL MOD FOR TLC2551
VI-2TY-EY CONVERTER MOD DC/DC 3.3V 33W
381LX103M050K052 CAP ALUM 10000UF 50V 20% SNAP
380LX392M080J452 CAP ALUM 3900UF 80V 20% SNAP
相关代理商/技术参数
参数描述
TLC2552ID 功能描述:模数转换器 - ADC 12bit SAR ADC RoHS:否 制造商:Texas Instruments 通道数量:2 结构:Sigma-Delta 转换速率:125 SPs to 8 KSPs 分辨率:24 bit 输入类型:Differential 信噪比:107 dB 接口类型:SPI 工作电源电压:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:VQFN-32
TLC2552IDG4 功能描述:模数转换器 - ADC 12-Bit 400 kSPS Dual Ch Auto Sweep RoHS:否 制造商:Texas Instruments 通道数量:2 结构:Sigma-Delta 转换速率:125 SPs to 8 KSPs 分辨率:24 bit 输入类型:Differential 信噪比:107 dB 接口类型:SPI 工作电源电压:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:VQFN-32
TLC2552IDGK 功能描述:模数转换器 - ADC 12-Bit 400 kSPS Dual Ch Auto Sweep RoHS:否 制造商:Texas Instruments 通道数量:2 结构:Sigma-Delta 转换速率:125 SPs to 8 KSPs 分辨率:24 bit 输入类型:Differential 信噪比:107 dB 接口类型:SPI 工作电源电压:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:VQFN-32
TLC2552IDGKG4 功能描述:模数转换器 - ADC 12-Bit 400 kSPS Dual Ch Auto Sweep RoHS:否 制造商:Texas Instruments 通道数量:2 结构:Sigma-Delta 转换速率:125 SPs to 8 KSPs 分辨率:24 bit 输入类型:Differential 信噪比:107 dB 接口类型:SPI 工作电源电压:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:VQFN-32
TLC2552IDGKR 功能描述:模数转换器 - ADC 12-Bit 400 kSPS Dual Ch Auto Sweep RoHS:否 制造商:Texas Instruments 通道数量:2 结构:Sigma-Delta 转换速率:125 SPs to 8 KSPs 分辨率:24 bit 输入类型:Differential 信噪比:107 dB 接口类型:SPI 工作电源电压:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:VQFN-32