参数资料
型号: TLV5628CDWR
厂商: TEXAS INSTRUMENTS INC
元件分类: DAC
英文描述: OCTAL, SERIAL INPUT LOADING, 10 us SETTLING TIME, 8-BIT DAC, PDSO16
封装: GREEN, PLASTIC, SOIC-16
文件页数: 12/18页
文件大小: 410K
代理商: TLV5628CDWR
TLV5628C, TLV5628I
OCTAL 8-BIT DIGITAL-TO-ANALOG CONVERTERS
SLAS108A – JANUARY 1995 – REVISED NOVEMBER 1995
3
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
detailed description
The TLV5628 is implemented using eight resistor-string DACs. The core of each DAC is a single resistor with
256 taps, corresponding to the 256 possible codes listed in Table 1. One end of each resistor string is connected
to the GND terminal and the other end is fed from the output of the reference input buffer. Monotonicity is
maintained by use of the resistor strings. Linearity depends upon the matching of the resistor elements and upon
the performance of the output buffer. Because the inputs are buffered, the DACs always present a
high-impedance load to the reference sources. There are two input reference terminals; REF1 is used for DACA
through DACD and REF2 is used by DACE through DACH.
Each DAC output is buffered by a configurable-gain output amplifier, which can be programmed to times 1 or
times 2 gain.
On power-up, the DACs are reset to CODE 0.
Each output voltage is given by:
V
O
(DACA|B|C|D|E|F|G|H)
+ REF
CODE
256
(1
) RNG bit value)
where CODE is in the range of 0 to 255 and the range (RNG) bit is a 0 or 1 within the serial-control word.
data interface
With LOAD high, data is clocked into the DATA terminal on each falling edge of CLK. Once all data bits have
been clocked in, LOAD is pulsed low to transfer the data from the serial-input register to the selected DAC as
shown in Figure 1. When LDAC is low, the selected DAC output voltage is updated and LOAD goes low. When
LDAC is high during serial programming, the new value is stored within the device and can be transferred to
the DAC output at a later time by pulsing LDAC low as shown in Figure 2. Data is entered MSB first. Data
transfers using two 8 clock cycle periods are shown in Figures 3 and 4.
A2
A1
A0
RNG
D7
D6
D5
D4
D2
D1
D0
DAC Update
CLK
DATA
LOAD
tsu(DATA-CLK)
tv(DATA-CLK)
tsu(CLK-LOAD)
tw(LOAD)
tsu(LOAD-CLK)
Figure 1. LOAD-Controlled Update (LDAC = Low)
CLK
DATA
LOAD
LDAC
DAC Update
A2
A1
A0
RNG
D7
D6
D5
D4
D2
D1
D0
tsu(DATA-CLK)
tv(DATA-CLK)
tw(LDAC)
tsu(LOAD – LDAC)
Figure 2. LDAC-Controlled Update
相关PDF资料
PDF描述
TLV5628CN OCTAL, SERIAL INPUT LOADING, 10 us SETTLING TIME, 8-BIT DAC, PDIP16
TLV5628IDWRG4 OCTAL, SERIAL INPUT LOADING, 10 us SETTLING TIME, 8-BIT DAC, PDSO16
TLV5628IDWR OCTAL, SERIAL INPUT LOADING, 10 us SETTLING TIME, 8-BIT DAC, PDSO16
TLV5630IDWRG4 SERIAL INPUT LOADING, 3 us SETTLING TIME, 12-BIT DAC, PDSO20
TLV5630IDWR SERIAL INPUT LOADING, 3 us SETTLING TIME, 12-BIT DAC, PDSO20
相关代理商/技术参数
参数描述
TLV5628CDWRG4 功能描述:数模转换器- DAC 8-Bit 10 us Octal DAC Serial Input RoHS:否 制造商:Texas Instruments 转换器数量:1 DAC 输出端数量:1 转换速率:2 MSPs 分辨率:16 bit 接口类型:QSPI, SPI, Serial (3-Wire, Microwire) 稳定时间:1 us 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:SOIC-14 封装:Tube
TLV5628CN 功能描述:数模转换器- DAC Octal 8bit D/A RoHS:否 制造商:Texas Instruments 转换器数量:1 DAC 输出端数量:1 转换速率:2 MSPs 分辨率:16 bit 接口类型:QSPI, SPI, Serial (3-Wire, Microwire) 稳定时间:1 us 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:SOIC-14 封装:Tube
TLV5628CN 制造商:Texas Instruments 功能描述:Digital/Analog Converter IC Interface Ty
TLV5628CNE4 功能描述:数模转换器- DAC 8-Bit 10 us Octal DAC Serial Input RoHS:否 制造商:Texas Instruments 转换器数量:1 DAC 输出端数量:1 转换速率:2 MSPs 分辨率:16 bit 接口类型:QSPI, SPI, Serial (3-Wire, Microwire) 稳定时间:1 us 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:SOIC-14 封装:Tube
TLV5628I 制造商:TI 制造商全称:Texas Instruments 功能描述:OCTAL 8-BIT DIGITAL-TO-ANALOG CONVERTERS