参数资料
型号: TPS62353YZGT
厂商: TEXAS INSTRUMENTS INC
元件分类: 稳压器
英文描述: 1.6 A SWITCHING REGULATOR, 3350 kHz SWITCHING FREQ-MAX, BGA12
封装: GREEN, DSBGA-12
文件页数: 18/46页
文件大小: 1530K
代理商: TPS62353YZGT
THEORY OF OPERATION
Serial Interface Description
F/S-Mode Protocol
H/S-Mode Protocol
www.ti.com .............................................................................................................................................................. SLVS540E – MAY 2006 – REVISED APRIL 2008
I2C is a 2-wire serial interface developed by Philips Semiconductor (see I2C-Bus Specification, Version 2.1,
January 2000). The bus consists of a data line (SDA) and a clock line (SCL) with pull-up structures. When the
bus is idle, both SDA and SCL lines are pulled high. All the I2C compatible devices connect to the I2C bus
through open drain I/O pins, SDA and SCL. A master device, usually a microcontroller or a digital signal
processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The
master also generates specific conditions that indicate the START and STOP of data transfer. A slave device
receives and/or transmits data on the bus under control of the master device.
The TPS6235x device works as a slave and supports the following data transfer modes, as defined in the
I2C-Bus Specification: standard mode (100 kbps), fast mode (400 kbps), and high-speed mode (up to 3.4 Mbps
in write mode). The interface adds flexibility to the power supply solution, enabling most functions to be
programmed to new values depending on the instantaneous application requirements. Register contents remain
intact as long as supply voltage remains above 2.2 V (typical).
The data transfer protocol for standard and fast modes is exactly the same, therefore, they are referred to as
F/S-mode in this document. The protocol for high-speed mode is different from the F/S-mode, and it is referred to
as HS-mode. The TPS6235x device supports 7-bit addressing; 10-bit addressing and general call address are
not supported.
The TPS6235x device has a 7-bit address with the 2 LSB bits factory programmable allowing up to four dc/dc
converters to be connected to the same bus. The 5 MSBs are 10010.
The master initiates data transfer by generating a start condition. The start condition is when a high-to-low
transition occurs on the SDA line while SCL is high, see Figure 45. All I2C-compatible devices should recognize a
start condition.
The master then generates the SCL pulses, and transmits the 7-bit address and the read/write direction bit R/W
on the SDA line. During all transmissions, the master ensures that data is valid. A valid data condition requires
the SDA line to be stable during the entire high period of the clock pulse, see Figure 46. All devices recognize
the address sent by the master and compare it to their internal fixed addresses. Only the slave device with a
matching address generates an acknowledge, see Figure 47, by pulling the SDA line low during the entire high
period of the ninth SCL cycle. Upon detecting this acknowledge, the master knows that the communication link
with a slave has been established.
The master generates further SCL cycles to either transmit data to the slave (R/W bit 1) or receive data from the
slave (R/W bit 0). In either case, the receiver needs to acknowledge the data sent by the transmitter. An
acknowledge signal can either be generated by the master or by the slave, depending on which one is the
receiver. 9-bit valid data sequences consisting of 8-bit data and 1-bit acknowledge can continue as long as
necessary.
To signal the end of the data transfer, the master generates a stop condition by pulling the SDA line from low to
high while the SCL line is high, see Figure 45. This releases the bus and stops the communication link with the
addressed slave. All I2C compatible devices must recognize the stop condition. Upon the receipt of a stop
condition, all devices know that the bus is released, and they wait for a start condition followed by a matching
address
Attempting to read data from register addresses not listed in this section results in FFh being read out.
When the bus is idle, both SDA and SCL lines are pulled high by the pull-up devices.
The master generates a start condition followed by a valid serial byte containing HS master code 00001XXX.
This transmission is made in F/S-mode at no more than 400 Kbps. No device is allowed to acknowledge the HS
master code, but all devices must recognize it and switch their internal setting to support 3.4-Mbps operation.
Copyright 2006–2008, Texas Instruments Incorporated
25
相关PDF资料
PDF描述
TC1270ATVRCTR 1-CHANNEL POWER SUPPLY SUPPORT CKT, PDSO4
TL594CNSRG4 0.25 A SWITCHING CONTROLLER, 300 kHz SWITCHING FREQ-MAX, PDSO16
TC54VC1802EMBTR 1-CHANNEL POWER SUPPLY SUPPORT CKT, PSSO3
TC54VC2002EMBRT 1-CHANNEL POWER SUPPLY SUPPORT CKT, PSSO3
TC54VC2102ECBRT 1-CHANNEL POWER SUPPLY SUPPORT CKT, PDSO3
相关代理商/技术参数
参数描述
TPS62354YZGR 功能描述:直流/直流开关调节器 1A 3MHz Buck Converter RoHS:否 制造商:International Rectifier 最大输入电压:21 V 开关频率:1.5 MHz 输出电压:0.5 V to 0.86 V 输出电流:4 A 输出端数量: 最大工作温度: 安装风格:SMD/SMT 封装 / 箱体:PQFN 4 x 5
TPS62354YZGT 功能描述:直流/直流开关调节器 1A 3MHz Buck Converter RoHS:否 制造商:International Rectifier 最大输入电压:21 V 开关频率:1.5 MHz 输出电压:0.5 V to 0.86 V 输出电流:4 A 输出端数量: 最大工作温度: 安装风格:SMD/SMT 封装 / 箱体:PQFN 4 x 5
TPS62355DRCR 功能描述:直流/直流开关调节器 Adj 800mA 3MHz Buck Converter RoHS:否 制造商:International Rectifier 最大输入电压:21 V 开关频率:1.5 MHz 输出电压:0.5 V to 0.86 V 输出电流:4 A 输出端数量: 最大工作温度: 安装风格:SMD/SMT 封装 / 箱体:PQFN 4 x 5
TPS62355DRCRG4 功能描述:直流/直流开关调节器 1A 3MHz Buck Converter RoHS:否 制造商:International Rectifier 最大输入电压:21 V 开关频率:1.5 MHz 输出电压:0.5 V to 0.86 V 输出电流:4 A 输出端数量: 最大工作温度: 安装风格:SMD/SMT 封装 / 箱体:PQFN 4 x 5
TPS62355DRCT 制造商:Texas Instruments 功能描述:CONV DC-DC SGL-OUT STEP DOWN 10PIN SON EP - Tape and Reel