参数资料
型号: W3DG6418V75JD1
厂商: WHITE ELECTRONIC DESIGNS CORP
元件分类: DRAM
英文描述: 16M X 64 SYNCHRONOUS DRAM MODULE, 5.4 ns, ZMA144
封装: SODIMM-144
文件页数: 5/7页
文件大小: 0K
代理商: W3DG6418V75JD1
5
White Electronic Designs Corporation (602) 437-1520 www.wedc.com
White Electronic Designs
October 2004
Rev. 1
White Electronic Designs Corp. reserves the right to change products or specications without notice.
W3DG6418V-D1
-JD1
PRELIMINARY
AC TIMING PARAMETERS
Symbol
Parameter
Speed Grade
100MHz
Speed Grade
133MHz
Units
Notes
Min
Max
Min
Max
tCK
Clock Period
10
7.5
ns
tCH
Clock High Time Rated @1.5V
3
2.5
ns
tCL
Clock Low Time
3
2.5
ns
tIS
Input Setup Times
Address/ Command & CKE
2
1.5
ns
Data
2
1.5
ns
tIH
Input Hold Times
Address/Command & CKE
1
0.8
ns
Data
1
0.8
ns
tAC
Output Valid From Clock
CAS# Latency = 2 or 3,
LVTTL levels, Rated @ 50
pF all outputs switching
6.0
(tco = 5.2)
5.4
(tco = 4.6)
ns
1
tOH
Output Hold From Clock Rated @ 50 pF (1.8 ns @ 0 pf)
3
2.7
ns
tOHZ
Output Valid to Z
3
9
2.7
7
ns
tCCD
CAS to CAS Delay
1
tCK
tCBD
CAS Bank Delay
1
tCK
tCKE
CKE to Clock Disable
1
tCK
tRP
RAS Precharge Time
20
ns
tRAS
RAS Active Time
50
45
ns
tRCD
Activate to Command Delay (RAS to CAS Delay)
20
ns
tRRD
RAS to RAS Bank Activate Delay
20
15
ns
tRC
RAS Cycle Time
70
67.5
ns
tDQD
DQM to Input Data Delay
0
tCK
tDWD
Write Cmd. to Input Data Delay
0
tCK
tMRD
Mode Register set to Active delay
3
tCK
tROH
Precharge to O/P in High Z
CL
tCK
2
tDQZ
DQM to Data in High Z for read
2
tCK
tDQM
DQM to Data mask for write
0
tCK
3
tDPL
Data-in to PRE Command Period
20
15
ns
tDAL
Data-in to ACT (PRE) Command period (Auto precharge)
5
tCK
tSB
Power Down Mode Entry
1
tCK
tSRX
Self Refresh Exit Time
10
ns
4
tPDE
Power Down Exit Set up Time
1
tCK
5
tCKSTP
Clock Stop During Self Refresh or Power Down
200
tCK
6
tREF
Refresh Period
64
ms
tRFC
Row Refresh Cycle Time
80.0
75.0
ns
1.
Access times to be measured w/input signals of 1 V/ns edge rate, 0.8 V to 2.0 V, tCO is clock to output with no load.
2.
CL = CAS Latency
3.
Data Masked on the same clock
4.
Self refresh Exit is asynchronous, requiring 10 ns to ensure initiation. Self refresh exit is complete in 10 ns + tRC.
5.
Timing is asynchronous. If tIS is not met by rising edge of CK then CKE is assumed latched on next cycle.
6.
If the clock is stopped during self refresh or power down, 200 clocks are required before CKE is high.
相关PDF资料
PDF描述
W3DG6418V75D1 16M X 64 SYNCHRONOUS DRAM MODULE, 5.4 ns, ZMA144
W3DG72128V7D1 128M X 72 SYNCHRONOUS DRAM MODULE, ZMA144
W3DG7216V7AD1 16M X 72 SYNCHRONOUS DRAM MODULE, ZMA144
W3DG7216V75AD1 16M X 72 SYNCHRONOUS DRAM MODULE, ZMA144
W3E232M16S-400STCG 64M X 16 DDR DRAM, 0.7 ns, PDSO66
相关代理商/技术参数
参数描述
W3DG6418V7AD1 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:128MB - 16Mx64 SDRAM UNBUFFERED
W3DG6418V7D1 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:128MB - 16Mx64 SDRAM UNBUFFERED
W3DG6418V7D2I-XX 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:128MB - 16Mx64, SDRAM UNBUFFERED
W3DG6418V7D2XX 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:128MB - 16Mx64, SDRAM UNBUFFERED
W3DG6418V7JD1 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:128MB - 16Mx64 SDRAM UNBUFFERED