参数资料
型号: W3DG6463V7D2-SG
厂商: WHITE ELECTRONIC DESIGNS CORP
元件分类: DRAM
英文描述: 64M X 64 SYNCHRONOUS DRAM MODULE, 5.4 ns, DMA168
封装: ROHS COMPLIANT, DIMM-168
文件页数: 8/10页
文件大小: 273K
代理商: W3DG6463V7D2-SG
July 2005
Rev. 2
W3DG6463V-D2
7
White Electronic Designs Corporation (602) 437-1520 www.whiteedc.com
White Electronic Designs
PRELIMINARY
White Electronic Designs Corp. reserves the right to change products or specications without notice.
Notes
1.
All voltages referenced to VSS.
2.
This parameter is sampled. VCC, VCCQ = +3.3V; TA = 25°C; pin under test biased at
1.4V; f = 1 MHz.
3.
IDD is dependent on output loading and cycle rates. Specied values are obtained
with mini-mum cycle time and the outputs open.
4.
Enables on-chip refresh and address counters.
5.
The minimum specications are used only to indicate cycle time at which proper
operation over the full temperature range is ensured.
6.
An initial pause of 100μs is required after power-up, followed by two AUTO
REFRESH commands, before proper device operation is ensured. (VCC and VCCQ
must be powered up simultaneously. VSS and VSSQ must be at same potential.) The
two AUTO REFRESH command wake-ups should be repeated any time the tREF
refresh requirement is exceeded.
7.
AC characteristics assume tT = 1ns.
8.
In addition to meeting the transition rate specication, the clock and CKE must
transit between VIH and VIL (or between VIL and VIH) in a mono-tonic manner.
9.
Outputs measured at 1.5V with equivalent load:
Q
50pF
10. tHZ denes the time at which the output achieves the open circuit condition; it is not
a reference to VOH or VOL. The last valid data element will meet tOH before going
High-Z.
11. AC timing and IDD tests have VIL = 0V and VIH = 3V with timing referenced to 1.5V
crossover point. If the input transition time is longer than 1ns, then the timing is
referenced at VIL (MAX) and VIH (MIN) and no longer at the 1.5V crossover point.
12. Other input signals are allowed to transition no more than once every two clocks
and are other-wise at valid VIH or VIL levels.
13. IDD specications are tested after the device is properly initialized.
14. Timing actually specied by tCKS; clock(s) specied as a reference only at minimum
cycle rate.
15. Timing actually specied by tWR plus tRP; clock(s) specied as a reference only at
minimum cycle rate.
16. Timing actually specied by tWR.
17. Required clocks are specied by JEDEC functionality and are not dependent on
any timing parameter.
18. The IDD current will increase or decrease proportionally according to the amount of
frequency alteration for the test condition.
19. Address transitions average one transition every two clocks.
20. CLK must be toggled a minimum of two times during this period.
21. Based on tCK = 10ns for 10, and tCK = 7.5ns for 7 and 7.5.
22. VIH overshoot: VIH (MAX) = VCCQ + 2V for a pulse width ≤ 3ns, and the pulse width
cannot be greater than one third of the cycle rate. VIL under-shoot: VIL (MIN) = -2V
for a pulse width ≤ 3ns.
23. The clock frequency must remain constant (stable clock is dened as a signal
cycling within timing constraints specied for the clock pin) during access or
precharge states (READ, WRITE, including tWR, and PRECHARGE commands).
CKE may be used to reduce the data rate.
24. Auto precharge mode only. The precharge timing budget (tRP) begins 7ns for 7;
7.5ns for 7.5 and 7.5ns for 10 after the rst clock delay, after the last WRITE is
executed. May not exceed limit set for precharge mode.
25. Precharge mode only.
26. JEDEC and PC133, PC100 specify three clocks.
27. tAC for 7/7.5 at CL = 3 with no load is 4.6ns and is guaranteed by design.
28. Parameter guaranteed by design.
相关PDF资料
PDF描述
W3DG6363V7D2-SG 64M X 64 SYNCHRONOUS DRAM MODULE, 5.4 ns, DMA168
W3DG6463V7D2-SG 64M X 64 SYNCHRONOUS DRAM MODULE, 5.4 ns, DMA168
W3DG6363V7D2-MG 64M X 64 SYNCHRONOUS DRAM MODULE, 5.4 ns, DMA168
W3DG6464FV10D1-GG 64M X 64 SYNCHRONOUS DRAM MODULE, 6 ns, ZMA144
W3DG6464FV10D1-GG 64M X 64 SYNCHRONOUS DRAM MODULE, 6 ns, ZMA144
相关代理商/技术参数
参数描述
W3DG6463V7D2-X 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:512MB - 2x32Mx64 SDRAM UNBUFFERED
W3DG6463V-D2 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:512MB - 2x32Mx64 SDRAM UNBUFFERED
W3DG6464V10D1 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:512MB- 64Mx64 SDRAM, UNBUFFERED W/PLL
W3DG6464V75D1 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:512MB- 64Mx64 SDRAM, UNBUFFERED W/PLL
W3DG6464V7D1 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:512MB- 64Mx64 SDRAM, UNBUFFERED W/PLL