参数资料
型号: W3EG6432S265D4
厂商: MICROSEMI CORP-PMG MICROELECTRONICS
元件分类: DRAM
英文描述: 32M X 64 DDR DRAM MODULE, 0.75 ns, DMA200
封装: SO-DIMM-200
文件页数: 2/12页
文件大小: 185K
代理商: W3EG6432S265D4
10
White Electronic Designs Corporation (602) 437-1520 www.whiteedc.com
White Electronic Designs
W3EG6432S-D4
December 2004
Rev. 6
PRELIMINARY
33. The voltage levels used are derived from a mini-mum VCC level and the referenced
test load. In practice, the voltage levels obtained from a properly terminated bus will
provide signicantly different voltage values.
34. VIH overshoot: VIH (MAX) = VCCQ + 1.5V for a pulse width ≤ 3ns and the pulse width
can not be greater than 1/3 of the cycle rate. VIL undershoot: VIL (MIN) = -1.5V for a
pulse width ≤ 3ns and the pulse width can not be greater than 1/3 of the cycle rate.
35. VCC and VCCQ must track each other.
36. tHZ (MAX) will prevail over tDQSCK (MAX) + tRPST (MAX) condition. tLZ (MIN) will
prevail over tDQSCK (MIN) + tRPRE (MAX) condition.
37. tRPST end point and tRPRE begin point are not referenced to a specic voltage level
but specify when the device output is no longer driving (tRPST), or begins driving
(tRPRE).
38. During initialization, VTT, and VREF must be equal to or less than VCC + 0.3V.
Alternatively, VTT may be 1.35V maximum during power up, even if VCC are 0V,
provided a minimum of 42 Ω of series resistance is used between the VTT supply
and the input pin.
39. The current part operates below the slowest JEDEC operating frequency of 83
MHz. As such, future die may not reect this option.
40. Random addressing changing and 50 percent of data changing at every transfer.
41. Random addressing changing and 100 percent of data changing at every transfer.
42. CKE must be active (high) during the entire time a refresh command is executed.
That is, from the time the AUTO REFRESH command is registered, CKE must be
active at each rising clock edge, until tREF later.
43. IDD2N species the DQ, DQS, and DM to be driven to a valid high or low logic level.
IDD2Q is similar to IDD2F except IDD2Q species the address and control inputs to
remain stable. Although IDD2F, IDD2N, and IDD2Q are similar, IDD2F is “worst case.”
44. Whenever the operating frequency is altered, not including jitter, the DLL is required
to be reset. This is followed by 200 clock cycles (before READ commands).
45. Leakage number reects the worst case leakage possible through the module pin,
not what each memory device contributes.
46. When an input signal is HIGH or LOW, it is dened as a steady state logic high or
logic low.
47. The 335 speed grade will operate with tRAS (MIN) = 40ns and tRAS (MAX) =
120,000ns at any slower frequency.
相关PDF资料
PDF描述
W3EG72255S262D3SG 256M X 72 DDR DRAM MODULE, 0.75 ns, DMA184
W3EG72255S335JD3MG 256M X 72 DDR DRAM MODULE, 0.7 ns, DMA184
W3EG7263S263AJD3 64M X 72 DDR DRAM MODULE, 0.75 ns, DMA184
W3EG7263S263JD3 64M X 72 DDR DRAM MODULE, 0.75 ns, DMA184
W7NCF01GH11CS3JG 64M X 16 FLASH 3.3V PROM CARD, 150 ns, UUC
相关代理商/技术参数
参数描述
W3EG6432S265D4I 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:256MB - 32Mx64 DDR SDRAM UNBUFFERED
W3EG6432S265JD3 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:128MB - 16Mx64 DDR SDRAM UNBUFFERED
W3EG6432S335D3 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:256MB - 32Mx64 DDR SDRAM UNBUFFERED
W3EG6432S335D4 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:256MB - 32Mx64 DDR SDRAM UNBUFFERED
W3EG6432S335D4I 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:256MB - 32Mx64 DDR SDRAM UNBUFFERED