参数资料
型号: WED7G256ATA33XDI25
厂商: MICROSEMI CORP-PMG MICROELECTRONICS
元件分类: PROM
英文描述: 128M X 16 FLASH 3.3V PROM MODULE, DMA144
封装: SODIMM-144
文件页数: 3/4页
文件大小: 102K
代理商: WED7G256ATA33XDI25
3
White Electronic Designs Corporation (508) 366-5151 www.whiteedc.com
WED7GxxxATA33
March 2002 Rev. A
ECO #XXXXX
SIGNAL DESCRIPTION
Signal Name
Description
DQ0-DQ7, DQ8-DQ15
Data bus can either be 8-bits or 16-bits wide depending on selection of CE0\ and CE1\
CE0\, CE1\
CE1\ always selects the odd byte of the word. CE0\ accesses the even or odd byte depending on A0 and CE1\. For 8-bit
systems, CE0 is used and for 16-bit systems, both CE0\ and CE1\ are used. Both CE0\ and CE1\ should be decoded by the
logic to determine the memory window.
OE\
This is an output enable strobe generated by the host interface. It is used to read data from the Flash ChipSet in Memory Mode
and to read the CIS and configuration registers
WE\
The write enable pin is driven by the host and used for strobing data to the registers of the Flash ChipSet when the Flash
ChipSet is configured in the memory interface mode. It is also used for writing the configuration registers.
A0-A10
A0-A3 selects the basic registers of the controller to communicate to the module. This requires 16 bytes of host address space.
A0 is optional if CE0\ and CE1\ are combined to enable 16-bit wide register access.
Busy
The Busy signal is driven low when the product is accessing memory. When Busy is high, register access is allowed. After a
data transfer command is issued, this signal is used to signify that the host can transfer data.
RST
When RST is high, the product is placed in a reset mode. This signal is only valid at power on.
BVD1
This signal is driven high since a battery is not used with this product
BVD2This output line is always driven to a high state in Memory Mode since a batery is not required for this product
IOWR
This signal is not used in the memory mode.
IORD
This signal is not used in the memory mode.
REG
This signal is used during Memory Cycles to distinguish between common memory and register memory accesses. High for
common memory, low for attribute memory.
INPACK
This signal is not used in the memory mode.
IO16
Optional test signals not used in the Memory Mapped Mode.
Reserved
Pins are reserved for future expansion and must be left floating.
VCC
Power pins. All VCC pins must be connected.
VSS
Ground pins. All VSS pins must be connected.
NC
No connect. Pin internally not connected.
BLOCK DIAGRAM
D0 - D7
CE0
CE1
D8 - D15
A0 - A10
SanDisk
Controller
Data
Control
NAND
Flash
1
2
n
6
W
E
O
E
R
S
T
B
U
S
Y
Control signals used
in other modes (see
pin list)
相关PDF资料
PDF描述
WED7P4G0CFA8001C25 256M X 16 FLASH 3V PROM CARD, 300 ns, UUC50
WF128K32N-90HSC5 512K X 8 FLASH 5V PROM MODULE, 90 ns, CPGA66
WF2M16W-120DLQ5 2M X 16 FLASH 5V PROM MODULE, 120 ns, CDSO44
WF2M16W-120FLQ5 2M X 16 FLASH 5V PROM MODULE, 120 ns, CDFP44
WMF256K8-90FEC5A 256K X 8 FLASH 5V PROM, 90 ns, CDFP32
相关代理商/技术参数
参数描述
WED7G256IDE33ADC25 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:DimmDrive Solid State IDE Flash Module with Power Failure Protection IDE36 DimmDrive Solid State IDE Flash Module IDE33
WED7G256IDE36ADC25 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:DimmDrive Solid State IDE Flash Module with Power Failure Protection IDE36 DimmDrive Solid State IDE Flash Module IDE33
WED7G288IDE33ADC25 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:DimmDrive Solid State IDE Flash Module with Power Failure Protection IDE36 DimmDrive Solid State IDE Flash Module IDE33
WED7G288IDE36ADC25 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:DimmDrive Solid State IDE Flash Module with Power Failure Protection IDE36 DimmDrive Solid State IDE Flash Module IDE33
WED7G2G0IDE33ADC25 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:DimmDrive Solid State IDE Flash Module with Power Failure Protection IDE36 DimmDrive Solid State IDE Flash Module IDE33