参数资料
型号: XC2C512-7FGG324C
厂商: Xilinx Inc
文件页数: 10/16页
文件大小: 0K
描述: IC CR-II CPLD 512MCELL 324-FBGA
标准包装: 60
系列: CoolRunner II
可编程类型: 系统内可编程
最大延迟时间 tpd(1): 7.1ns
电压电源 - 内部: 1.7 V ~ 1.9 V
逻辑元件/逻辑块数目: 32
宏单元数: 512
门数: 12000
输入/输出数: 270
工作温度: 0°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 324-BBGA
供应商设备封装: 324-FBGA(23x23)
包装: 托盘
CoolRunner-II CPLD Family
DS090 (v3.1) September 11, 2008
3
Product Specification
R
the same VCCIO level. (See Table 5 for a summary of
CoolRunner-II CPLD I/O standards.)
Architecture Description
CoolRunner-II CPLD is a highly uniform family of fast, low
power CPLDs. The underlying architecture is a traditional
CPLD architecture combining macrocells into Function
Blocks (FBs) interconnected with a global routing matrix,
the Xilinx Advanced Interconnect Matrix (AIM). The FBs use
a Programmable Logic Array (PLA) configuration which
allows all product terms to be routed and shared among any
of the macrocells of the FB. Design software can efficiently
synthesize and optimize logic that is subsequently fit to the
FBs and connected with the ability to utilize a very high per-
centage of device resources. Design changes are easily
and automatically managed by the software, which exploits
the 100% routability of the Programmable Logic Array within
each FB. This extremely robust building block delivers the
industry’s highest pinout retention, under very broad design
conditions. The architecture is explained in more detail with
the discussion of the underlying FBs, logic and intercon-
nect.
The design software automatically manages these device
resources so that users can express their designs using
completely generic constructs without knowledge of these
architectural details. More advanced users can take advan-
tage of these details to more thoroughly understand the
software’s choices and direct its results.
Figure 1 shows the high-level architecture whereby FBs
attach to pins and interconnect to each other within the
internal interconnect matrix. Each FB contains 16 macro-
cells. The BSC path is the JTAG Boundary Scan Control
Table 4: CoolRunner-II CPLD Family Features
XC2C32A
XC2C64A
XC2C128
XC2C256
XC2C384
XC2C512
IEEE 1532
I/O banks
2
4
Clock division
-
DualEDGE
Registers
DataGATE
-
LVTTL
LVCMOS33, 25,
18, and 15(1)
SSTL2_1
-
SSTL3_1
-
HSTL_1
-
Configurable
ground
Quadruple data
security
Open drain outputs
Hot plugging
Schmitt Inputs
1.
LVCMOS15 requires the use of Schmitt-trigger inputs.
相关PDF资料
PDF描述
GBC06DRYN CONN EDGECARD 12POS DIP .100 SLD
GBC06DRYH CONN EDGECARD 12POS DIP .100 SLD
XC2C512-7FTG256I IC CR-II CPLD 512MC 256FTBGA
CDEP85NP-1R1MC-125 INDUCTOR POWER 1.1UH 17A SMD
ISPLSI 5256VE-165LT100 IC PLD ISP 144I/O 6NS 100TQFP
相关代理商/技术参数
参数描述
XC2C512-7FT256C 制造商:Xilinx 功能描述:IC SYSTEM GATE 制造商:Xilinx 功能描述:CPLD COOLRUNNER-II 12K GATES 512 MCRCLLS 250MHZ COMM 0.18UM - Trays 制造商:Xilinx 功能描述:IC CRII CPLD 512MCRCELL 256BGA 制造商:Xilinx 功能描述:IC CPLD 512MC 7.1NS 256BGA
XC2C512-7FT256I 制造商:Xilinx 功能描述:CPLD COOLRUNNER-II 12K GATES 512 MCRCLLS 250MHZ IND 0.18UM 1 - Trays 制造商:Xilinx 功能描述:IC CRII CPLD 512MCRCELL 256BGA 制造商:Xilinx 功能描述:IC CPLD 512MC 7.1NS 256BGA
XC2C512-7FTG256C 功能描述:IC CRII CPLD 512MCRCELL 256BGA RoHS:是 类别:集成电路 (IC) >> 嵌入式 - CPLD(复杂可编程逻辑器件) 系列:CoolRunner II 标准包装:90 系列:ispMACH® 4A 可编程类型:系统内可编程 最大延迟时间 tpd(1):7.5ns 电压电源 - 内部:4.75 V ~ 5.25 V 逻辑元件/逻辑块数目:- 宏单元数:64 门数:- 输入/输出数:48 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:100-LQFP 供应商设备封装:100-TQFP(14x14) 包装:托盘
XC2C512-7FTG256I 功能描述:IC CR-II CPLD 512MC 256FTBGA RoHS:是 类别:集成电路 (IC) >> 嵌入式 - CPLD(复杂可编程逻辑器件) 系列:CoolRunner II 标准包装:40 系列:ispMACH® 4000C 可编程类型:系统内可编程 最大延迟时间 tpd(1):5.0ns 电压电源 - 内部:1.65 V ~ 1.95 V 逻辑元件/逻辑块数目:32 宏单元数:512 门数:- 输入/输出数:128 工作温度:-40°C ~ 105°C 安装类型:表面贴装 封装/外壳:176-LQFP 供应商设备封装:176-TQFP(24x24) 包装:托盘
XC2C512-7PQ208C 制造商:Xilinx 功能描述:CPLD COOLRUNNER-II 12K GATES 512 MCRCLLS 250MHZ COMM 0.18UM - Trays 制造商:Xilinx 功能描述:IC CR-II CPLD 512MCELL 208PQFP 制造商:Xilinx 功能描述:IC CPLD 512MC 7.1NS 208PQFP