参数资料
型号: XCS40XL-4PQ240C
厂商: Xilinx Inc
文件页数: 7/83页
文件大小: 0K
描述: IC 3.3V FPGA COMM. TEMP 240PQFP
产品变化通告: Product Discontinuation 26/Oct/2011
标准包装: 24
系列: Spartan®-XL
LAB/CLB数: 784
逻辑元件/单元数: 1862
RAM 位总计: 25088
输入/输出数: 192
门数: 40000
电源电压: 3 V ~ 3.6 V
安装类型: 表面贴装
工作温度: 0°C ~ 85°C
封装/外壳: 240-BFQFP
供应商设备封装: 240-PQFP(32x32)
其它名称: Q1039179A
Q1150517
XCS40XL4PQ240C
Spartan and Spartan-XL FPGA Families Data Sheet
DS060 (v2.0) March 1, 2013
15
Product Specification
R
Product Obsolete/Under Obsolescence
WCLK can be configured as active on either the rising edge
(default) or the falling edge. While the WCLK input to the
RAM accepts the same signal as the clock input to the asso-
ciated CLB’s flip-flops, the sense of this WCLK input can be
inverted with respect to the sense of the flip-flop clock
inputs. Consequently, within the same CLB, data at the
RAM SPO line can be stored in a flip-flop with either the
same or the inverse clock polarity used to write data to the
RAM.
The WE input is active High and cannot be inverted within
the CLB.
Allowing for settling time, the data on the SPO output
reflects the contents of the RAM location currently
addressed. When the address changes, following the asyn-
chronous delay TILO, the data stored at the new address
location will appear on SPO. If the data at a particular RAM
address is overwritten, after the delay TWOS, the new data
will appear on SPO.
Dual-Port Mode
In dual-port mode, the function generators (F-LUT and
G-LUT) are used to create a 16 x 1 dual-port memory. Of
the two data ports available, one permits read and write
operations at the address specified by A[3:0] while the sec-
ond provides only for read operations at the address speci-
fied independently by DPRA[3:0]. As a result, simultaneous
read/write operations at different addresses (or even at the
same address) are supported.
The functional organization of the 16 x 1 dual-port RAM is
shown in Figure 14. The dual-port RAM signals and the
Figure 13: Data Write and Access Timing for RAM
DS060_13_080400
WCLK (K)
WE
ADDRESS
DATA IN
DATA OUT
OLD
NEW
TDSS
TDHS
TASS
TAHS
TWSS
TWPS
TWHS
TWOS
TILO
Figure 14: Logic Diagram for the Dual-Port RAM
WE
WCLK
A[3:0]
D
4
SPO
DPRA[3:0]
INPUT
REGISTER
WRITE
R
O
W
SELECT
WRITE
CONTROL
READ
OUT
16 x 1
RAM
READ
R
O
W
SELECT
DS060_14_043001
DPO
WRITE
R
O
W
SELECT
WRITE
CONTROL
READ
OUT
16 x 1
RAM
READ
R
O
W
SELECT
相关PDF资料
PDF描述
IDT71V424L12YG8 IC SRAM 4MBIT 12NS 36SOJ
IDT71V424L10YG8 IC SRAM 4MBIT 10NS 36SOJ
IDT71V416L15YG8 IC SRAM 4MBIT 15NS 44SOJ
IDT71V416L12YG8 IC SRAM 4MBIT 12NS 44SOJ
IDT71V424S10PHGI8 IC SRAM 4MBIT 10NS 44TSOP
相关代理商/技术参数
参数描述
XCS40XL-4PQ240I 制造商:XILINX 制造商全称:XILINX 功能描述:Spartan and Spartan-XL Families Field Programmable Gate Arrays
XCS40XL-4PQ256C 制造商:XILINX 制造商全称:XILINX 功能描述:Spartan and Spartan-XL Families Field Programmable Gate Arrays
XCS40XL-4PQ256I 制造商:XILINX 制造商全称:XILINX 功能描述:Spartan and Spartan-XL Families Field Programmable Gate Arrays
XCS40XL-4PQ280C 制造商:XILINX 制造商全称:XILINX 功能描述:Spartan and Spartan-XL Families Field Programmable Gate Arrays
XCS40XL-4PQ280I 制造商:XILINX 制造商全称:XILINX 功能描述:Spartan and Spartan-XL Families Field Programmable Gate Arrays