参数资料
型号: XCV812E-6BG560C
厂商: Xilinx Inc
文件页数: 60/118页
文件大小: 0K
描述: IC FPGA 1.8V C-TEMP 560-MBGA
产品变化通告: FPGA Family Discontinuation 18/Apr/2011
标准包装: 1
系列: Virtex®-E EM
LAB/CLB数: 4704
逻辑元件/单元数: 21168
RAM 位总计: 1146880
输入/输出数: 404
门数: 254016
电源电压: 1.71 V ~ 1.89 V
安装类型: 表面贴装
工作温度: 0°C ~ 85°C
封装/外壳: 560-LBGA,金属
供应商设备封装: 560-MBGA(42.5x42.5)
Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
Module 2 of 4
DS025-2 (v3.0) March 21, 2014
42
R
— OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE —
SSTL3_I
A sample circuit illustrating a valid termination technique for
SSTL3_I appears in Figure 49. DC voltage specifications
appear in Table 28.
SSTL3_II
A sample circuit illustrating a valid termination technique for
SSTL3_II appears in Figure 50. DC voltage specifications
appear in Table 29.
SSTL2_I
A sample circuit illustrating a valid termination technique for
SSTL2_I appears in Figure 51. DC voltage specifications
appear in Table 30.
Figure 49: Terminated SSTL3 Class I
Table 28:
SSTL3_I Voltage Specifications
Parameter
Min
Typ
Max
VCCO
3.0
3.3
3.6
VREF = 0.45 × VCCO
1.3
1.5
1.7
VTT = VREF
1.3
1.5
1.7
VIH = VREF + 0.2
1.5
1.7
3.9(1)
VIL = VREF – 0.2
0.3(2)
1.3
1.5
VOH = VREF + 0.6
1.9
-
VOL = VREF – 0.6
-
1.1
IOH at VOH (mA)
8-
-
IOLat VOL (mA)
8
-
Notes:
1.
VIH maximum is VCCO + 0.3
2.
VIL minimum does not conform to the formula
Figure 50: Terminated SSTL3 Class II
50
Ω
Z = 50
SSTL3 Class I
x133_13_111699
25
Ω
VREF = 1.5V
VTT= 1.5V
VCCO = 3.3V
50
Ω
Z = 50
SSTL3 Class II
x133_14_111699
25
Ω
50
Ω
VREF = 1.5V
VTT= 1.5V
VCCO = 3.3V
Table 29:
SSTL3_II Voltage Specifications
Parameter
Min
Typ
Max
VCCO
3.0
3.3
3.6
VREF = 0.45 × VCCO
1.3
1.5
1.7
VTT = VREF
1.3
1.5
1.7
VIH = VREF + 0.2
1.5
1.7
3.9(1)
VIL= VREF – 0.2
0.3(2)
1.3
1.5
VOH = VREF + 0.8
2.1
-
VOL= VREF – 0.8
-
0.9
IOH at VOH (mA)
16
-
IOLat VOL (mA)
16
-
Notes:
1.
VIH maximum is VCCO + 0.3
2.
VIL minimum does not conform to the formula
Figure 51: Terminated SSTL2 Class I
Table 30:
SSTL2_I Voltage Specifications
Parameter
Min
Typ
Max
VCCO
2.3
2.5
2.7
VREF = 0.5 × VCCO
1.15
1.25
1.35
VTT = VREF + N(1)
1.11
1.25
1.39
VIH = VREF + 0.18
1.33
1.43
3.0(2)
VIL = VREF – 0.18
0.3(3)
1.07
1.17
VOH = VREF + 0.61
1.76
-
VOL= VREF – 0.61
-
0.74
IOH at VOH (mA)
7.6
-
IOLat VOL (mA)
7.6
-
Notes:
1.
N must be greater than or equal to –0.04 and less than or
equal to 0.04.
2.
VIH maximum is VCCO + 0.3.
3.
VIL minimum does not conform to the formula.
50
Ω
Z = 50
SSTL2 Class I
xap133_15_011000
25
Ω
V
REF
= 1.25V
V
TT
= 1.25V
V
CCO
= 2.5V
相关PDF资料
PDF描述
FMC19DREF-S13 CONN EDGECARD 38POS .100 EXTEND
XC6VLX240T-1FF1156C IC FPGA VIRTEX 6 241K 1156FFBGA
ACB60DHAS CONN EDGECARD 120PS R/A .050 DIP
XC6VLX195T-1FF784I IC FPGA VIRTEX-6LXT 784FFBGA
HMC60DRTI-S93 CONN EDGECARD 120PS DIP .100 SLD
相关代理商/技术参数
参数描述
XCV812E-6BG560I 制造商:XILINX 制造商全称:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
XCV812E-6BG676C 制造商:XILINX 制造商全称:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
XCV812E-6BG676I 制造商:XILINX 制造商全称:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
XCV812E-6BG900C 制造商:XILINX 制造商全称:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
XCV812E-6BG900I 制造商:XILINX 制造商全称:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays