参数资料
型号: 78P2351-IGT/F
厂商: Maxim Integrated Products
文件页数: 6/42页
文件大小: 0K
描述: LINE INTERFACE UNIT 100-LQFP
产品培训模块: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
标准包装: 90
类型: 线路接口装置(LIU)
驱动器/接收器数: 1/1
规程: E4,OC-3,STM1-E
电源电压: 3.15 V ~ 3.45 V
安装类型: 表面贴装
封装/外壳: 100-LQFP
供应商设备封装: 100-LQFP(16x16)
包装: 托盘
78P2351
Single Channel
OC-3/ STM1-E/ E4 LIU
Page: 14 of 42
2006 Teridian Semiconductor Corporation
Rev. 2.4
REGISTER DESCRIPTION (continued)
ADDRESS 1-1: SIGNAL CONTROL REGISTER
BIT
NAME
TYPE
DFLT
VALUE
DESCRIPTION
7
TCMIINV
R/W
0
Transmit CMI Inversion:
This bit will flip the polarity of the transmit CMI data outputs at CMIP/N.
For debug use only.
0: Normal
1: Invert
6
RCMIINV
R/W
0
Receive CMI Inversion:
This bit will flip the polarity of the receive CMI data inputs at RXP/N. For
debug use only.
0: Normal
1: Invert
5
LOLOR
R/W
0
Receive Loss of Lock/Signal Override:
When high, the RXLOL and RXLOS signals will always remain low.
0: Normal
1: Forces LOS and LOL outputs to be low and resets counters
NOTE: For reliable operation of the Rx LOL detection circuitry, one must
manually reset the LOL counter by toggling this bit upon power-up or
initialization.
4
RLBK
R/W
0
3
LLBK
R/W
0
Analog Loopback Selection:
RLBK LLBK
0
Normal operation
1
0
Remote Loopback Enable: Recovered receive data
is looped back to the transmit driver
0
1
Local Loopback Enable: The transmit data is
looped back and used as the input to the receiver.
2
RCLKP
R/W
0
Receive Clock Inversion Select:
This bit will invert the receive output clock.
0: Normal. Data clocked out on falling edge of receive clock.
1: Invert. Data clocked out on the rising edge of receive clock.
1
TCLKP
R/W
0
Transmit Clock Inversion Select:
This bit will invert the transmit input system clock.
0: Normal. Data is clocked in on rising edge of the transmit clock.
1: Invert. Data is clocked in on the falling edge of the transmit clock.
0
FRST
R/W
0
FIFO Reset:
0: Normal operation
1: Reset FIFO pointers to default locations.
This reset should be initiated anytime the transmitter or IC powers up to
ensure the FIFO is centered after internal VCO clocks and external
transmit clocks are stable.
NOTES: Transmit monitor port will also be affected by FRST, FIFO
resets not required for Plesiochronous Serial Mode
相关PDF资料
PDF描述
MAX3098EAESE+ IC RS485/422 RX 32MBPS 16-SOIC
RM12WBP-5P CONN PLUG 5POS W/PIN INSERT
RM12WBP-4P CONN PLUG 4POS W/PIN INSERT
MAX233AEPP+G36 IC TXRX RS232 5V 20-DIP
VE-B74-MX-F3 CONVERTER MOD DC/DC 48V 75W
相关代理商/技术参数
参数描述
78P2351-IGTR 制造商:TERIDIAN 制造商全称:TERIDIAN 功能描述:Single Channel OC-3/ STM1-E/ E4 LIU
78P2351-IGTR/F 功能描述:接口 - 专用 Single Ch OC-3/STM-1e/E4 LIU RoHS:否 制造商:Texas Instruments 产品类型:1080p60 Image Sensor Receiver 工作电源电压:1.8 V 电源电流:89 mA 最大功率耗散: 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:BGA-59
78P2351R 制造商:TERIDIAN 制造商全称:TERIDIAN 功能描述:Serial 155M NRZ to CMI Converter
78P2351R-DB 功能描述:界面开发工具 78P2351R Demo Brd RoHS:否 制造商:Bourns 产品:Evaluation Boards 类型:RS-485 工具用于评估:ADM3485E 接口类型:RS-485 工作电源电压:3.3 V
78P2351R-IM 制造商:TERIDIAN 制造商全称:TERIDIAN 功能描述:Serial 155M NRZ to CMI Converter