参数资料
型号: 935269451112
厂商: NXP SEMICONDUCTORS
元件分类: 时钟产生/分配
英文描述: 133 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO56
封装: 7.50 MM, PLASTIC, MO-118, SOT-371-1, SSOP-56
文件页数: 12/16页
文件大小: 105K
代理商: 935269451112
Philips Semiconductors
Product specification
PCK2014A
CK98 (100/133 MHz) spread spectrum
system clock generator
2001 Apr 02
5
FUNCTION TABLE
SEL
133/100
SEL1
SEL0
CPU
3V66
PCI
48 MHz
REF
IOAPIC
NOTES
0
HI-Z
1
0
1
100 MHz
66 MHz
33 MHz
48 MHz
14.318 MHz
16.67 MHz
2
0
1
0
100 MHz
66 MHz
33 MHz
HI-Z
14.318 MHz
16.67 MHz
3
0
1
100 MHz
66 MHz
33 MHz
48 MHz
14.318 MHz
16.67 MHz
4, 7, 8
1
0
TCLK/2
TCLK/4
TCLK/8
TCLK/2
TCLK
TCLK/16
5, 6
1
0
1
133 MHz
66 MHz
33 MHz
48 MHz
14.318 MHz
16.67 MHz
2
1
0
133 MHz
66 MHz
33 MHz
HI-Z
14.318 MHz
16.67 MHz
3
1
133 MHz
66 MHz
33 MHz
48 MHz
14.318 MHz
16.67 MHz
4, 7, 8
NOTES:
1. Required for board level “bed-of-nails” testing.
2. Philips center spread mode.
3. 48 MHz PLL disabled to reduce component jitter. 48 MHz outputs to be held Hi-Z instead of driven to LOW state.
4. “Normal” mode of operation.
5. TCLK is a test clock over driven on the XTALIN input during test mode. TCLK mode is based on 133 MHz CPU select logic.
6. Required for DC output impedance verification.
7. Frequency accuracy of 48 MHz must be +167 PPM to match USB default.
8. Range of reference frequency allowed is MIN = 14.316 MHz, NOMINAL = 14.31818 MHz, MAX = 14.32 MHz
CLOCK OUTPUT
TARGET FREQUENCY (MHz)
ACTUAL FREQUENCY (MHz)
PPM
USBCLK7
48.0
48.008
167
CLOCK ENABLE CONFIGURATION
CPUSTOP
PWRDWN
PCISTOP
CPUCLK
APIC
3V66
PCI
REF / 48 MHz
OSC
VCOs
X
0
X
LOW
OFF
0
1
0
LOW
ON
LOW
ON
0
1
LOW
ON
LOW
ON
1
0
ON
LOW
ON
1
ON
NOTES:
1. LOW means outputs held static LOW as per latency requirement below
2. ON means active.
3. PWRDWN pulled LOW, impacts all outputs including REF and 48 MHz outputs.
4. All 3V66 clocks as well as CPU clocks should stop cleanly when CPUSTOP is pulled LOW.
5. CPUDIV2, IOAPIC, REF, 48 MHz signals are not controlled by the CPUSTOP functionality and are enabled all in all conditions except when
PWRDWN is LOW.
POWER MANAGEMENT REQUIREMENTS
SIGNAL
SIGNAL STATE
LATENCY
SIGNAL
SIGNAL STATE
NO. OF RISING EDGES OF FREE RUNNING PCICLK
CPUSTOP
0 (DISABLED)
1
1 (ENABLED)
1
PCISTOP
0 (DISABLED)
1
1 (ENABLED)
1
PWRDWN
1 (NORMAL OPERATION)
3 ms
0 (POWER DOWN)
2 MAX
NOTES:
1. Clock ON/OFF latency is defined as the number of rising edges of free running PCICLKs between the clock disable goes HIGH/LOW to the
first valid clock that comes out of the device.
2. Power up latency is when PWRDWN goes inactive (HIGH) to when the first valid clocks are driven from the device.
相关PDF资料
PDF描述
0803-7700-03 VDSL / PSTN CO Splitter
935269471115 2.8 V FIXED POSITIVE LDO REGULATOR, 0.06 V DROPOUT, PDSO5
935269472115 3 V FIXED POSITIVE LDO REGULATOR, 0.06 V DROPOUT, PDSO5
935269473115 3.2 V FIXED POSITIVE LDO REGULATOR, 0.055 V DROPOUT, PDSO5
935269475115 5 V FIXED POSITIVE LDO REGULATOR, 0.04 V DROPOUT, PDSO5
相关代理商/技术参数
参数描述
935269544557 制造商:NXP Semiconductors 功能描述:SUB ONLY TDA9587-2US1-V1.3
935269987557 制造商:NXP Semiconductors 功能描述:SUB ONLY TDA9587-1US1-V1.8 SUBBED TO 935269987557
935270713557 制造商:NXP Semiconductors 功能描述:SUB ONLY IC CHP
935270792551 制造商:NXP Semiconductors 功能描述:IC BUFF DVR TRI-ST 16BIT 56VFBGA
935270792557 制造商:NXP Semiconductors 功能描述:IC BUFF DVR TRI-ST 16BIT 56VFBGA