参数资料
型号: 93LC56BXT/SNA24
元件分类: PROM
英文描述: 128 X 16 MICROWIRE BUS SERIAL EEPROM, PDSO8
封装: 0.150 INCH, PLASTIC, SOIC-8
文件页数: 6/12页
文件大小: 222K
代理商: 93LC56BXT/SNA24
93LC56A/B
1998 Microchip Technology Inc.
DS21208C-page 3
2.0
PIN DESCRIPTION
2.1
Chip Select (CS)
A high level selects the device; a low level deselects the
device and forces it into standby mode. However, a pro-
gramming cycle which is already in progress will be
completed, regardless of the Chip Select (CS) input
signal. If CS is brought low during a program cycle, the
device will go into standby mode as soon as the pro-
gramming cycle is completed.
CS must be low for 250 ns minimum (TCSL) between
consecutive instructions. If CS is low, the internal con-
trol logic is held in a RESET status.
2.2
Serial Clock (CLK)
The Serial Clock is used to synchronize the communi-
cation between a master device and the 93LC56A/B.
Opcode, address, and data bits are clocked in on the
positive edge of CLK. Data bits are also clocked out on
the positive edge of CLK.
CLK can be stopped anywhere in the transmission
sequence (at high or low level) and can be continued
anytime with respect to clock high time (TCKH) and
clock low time (TCKL). This gives the controlling master
freedom in preparing opcode, address, and data.
CLK is a “Don't Care” if CS is low (device deselected).
If CS is high, but START condition has not been
detected, any number of clock cycles can be received
by the device without changing its status (i.e., waiting
for START condition).
CLK cycles are not required during the self-timed
WRITE (i.e., auto ERASE/WRITE) cycle.
After detection of a START condition the specified num-
ber of clock cycles (respectively low to high transitions
of CLK) must be provided. These clock cycles are
required to clock in all required opcode, address, and
data bits before an instruction is executed (Table 2-1
and Table 2-2). CLK and DI then become don't care
inputs waiting for a new START condition to be
detected.
2.3
Data In (DI)
Data In is used to clock in a START bit, opcode,
address, and data synchronously with the CLK input.
2.4
Data Out (DO)
Data Out is used in the READ mode to output data syn-
chronously with the CLK input (TPD after the positive
edge of CLK).
This pin also provides READY/BUSY status information
during ERASE and WRITE cycles. READY/BUSY sta-
tus information is available on the DO pin if CS is
brought high after being low for minimum chip select
low time (TCSL) and an ERASE or WRITE operation
has been initiated.
The status signal is not available on DO, if CS is held
low during the entire ERASE or WRITE cycle. In this
case, DO is in the HIGH-Z mode. If status is checked
after the ERASE/WRITE cycle, the data line will be high
to indicate the device is ready.
TABLE 2-1
INSTRUCTION SET FOR 93LC56A
Instruction SB
Opcode
Address
Data In
Data Out
Req. CLK Cycles
ERASE
1
11
X
A7
A6
A5
A4
A3
A2
A1
A0
(RDY/BSY)12
ERAL
1
00
1
0
XXXXXXX
(RDY/BSY)12
EWDS
1
00
0
XXXXXXX
HIGH-Z
12
EWEN
1
00
1
XXXXXXX
HIGH-Z
12
READ
1
10
X
A7
A6
A5
A4
A3
A2
A1
A0
D7 - D0
20
WRITE
1
01
X
A7
A6
A5
A4
A3
A2
A1
A0
D7 - D0
(RDY/BSY)20
WRAL
1
00
0
1
XXXXXXX
D7 - D0
(RDY/BSY)20
TABLE 2-2
INSTRUCTION SET FOR 93LC56B
Instruction SB
Opcode
Address
Data In
Data Out
Req. CLK Cycles
ERASE
1
11
X
A6
A5
A4
A3
A2
A1
A0
(RDY/BSY)11
ERAL
1
00
1
0
X
XX
XXX
(RDY/BSY)11
EWDS
1
00
0
X
XX
XXX
HIGH-Z
11
EWEN
1
00
1
X
XX
XXX
HIGH-Z
11
READ
1
10
X
A6
A5
A4
A3
A2
A1
A0
D15 - D0
27
WRITE
1
01
X
A6
A5
A4
A3
A2
A1
A0
D15 - D0
(RDY/BSY)27
WRAL
1
00
0
1
X
XX
XXX
D15 - D0
(RDY/BSY)27
相关PDF资料
PDF描述
93LC56B/SNC22 128 X 16 MICROWIRE BUS SERIAL EEPROM, PDSO8
93LC56BT-I/SM 128 X 16 MICROWIRE BUS SERIAL EEPROM, PDSO8
93LC56B-I/SM 128 X 16 MICROWIRE BUS SERIAL EEPROM, PDSO8
93LC56BT/SM 128 X 16 MICROWIRE BUS SERIAL EEPROM, PDSO8
93LC56BT/SNA25 128 X 16 MICROWIRE BUS SERIAL EEPROM, PDSO8
相关代理商/技术参数
参数描述
93LC56C 制造商:MICROCHIP 制造商全称:Microchip Technology 功能描述:2K Microwire Compatible Serial EEPROM
93LC56C/S15K 制造商:Microchip Technology Inc 功能描述:2K, 256 X 8 OR 128 X 16 SERIAL - Gel-pak, waffle pack, wafer, diced wafer on film
93LC56C/W15K 制造商:Microchip Technology Inc 功能描述:2K, 256 X 8 OR 128 X 16 SERIAL - Gel-pak, waffle pack, wafer, diced wafer on film
93LC56C/WF15K 制造商:Microchip Technology Inc 功能描述:2K, 256 X 8 OR 128 X 16 SERIAL - Gel-pak, waffle pack, wafer, diced wafer on film
93LC56C-E/CH 制造商:MICROCHIP 制造商全称:Microchip Technology 功能描述:1K-16K Microwire Compatible Serial EEPROMs