参数资料
型号: 9UMS9610CKLF
厂商: INTEGRATED DEVICE TECHNOLOGY INC
元件分类: 时钟产生/分配
英文描述: 166.67 MHz, PROC SPECIFIC CLOCK GENERATOR, PQCC48
封装: 6 X 6 MM, 0.40 MM PITCH, ROHS COMPLIANT, PLASTIC, MLF-48
文件页数: 2/20页
文件大小: 134K
代理商: 9UMS9610CKLF
IDTTM/ICSTM PC MAIN CLOCK
1336—06/01/09
ICS9UMS9610
PC MAIN CLOCK
10
Byte
0
PLL & Divider Enable Register
Bit(s)
Pin #
Name
Description
Type
0
1
Default
7
-
PLL1 Enable
This bit controls whether the PLL driving the
CPU and SRC clocks is enabled or not.
RW
0 = Disabled
1 = Enabled
1
6
-
PLL2 Enable
This bit controls whether the PLL driving the
DOT and clock is enabled or not.
RW
0 = Disabled
1 = Enabled
1
5
-
PLL3 Enable
This bit controls whether the PLL driving the
LCD clock is enabled or not.
RW
0 = Disabled
1 = Enabled
1
4-
0
3-
CPU Divider
Enable
This bit controls whether the CPU output
divider is enabled or not.
NOTE: This bit should be automatically set to
‘0’ if bit 7 is set to ‘0’.
RW
0 = Disabled
1 = Enabled
1
2-
SRC Output
Divider Enable
This bit controls whether the SRC output
divider is enabled or not.
NOTE: This bit should be automatically set to
‘0’ if bit 7 is set to ‘0’.
RW
0 = Disabled
1 = Enabled
1
1-
LCD Output
Divider Enable
This bit controls whether the LCD output
divider is enabled or not.
NOTE: This bit should be automatically set to
‘0’ if bit 5 is set to ‘0’.
RW
0 = Disabled
1 = Enabled
1
0-
DOT Output
Divider Enable
This bit controls whether the DOT output
divider is enabled or not.
NOTE: This bit should be automatically set to
‘0’ if bit 6 is set to ‘0’.
RW
0 = Disabled
1 = Enabled
1
Byte
1
PLL SS Enable/Control Register
Bit(s)
Pin #
Name
Description
Type
0
1
Default
7
PLL1 SS Enable
This bit controls whether PLL1 has spread
enabled or not. Spread spectrum for PLL1 is
set at -0.5% down-spread. Note that PLL1
drives the CPU and SRC clocks.
RW
0 = Disabled
1 = Enabled
1
6
PLL3 SS Enable
This bit controls whether PLL3 has spread
enabled or not. Note that PLL3 drives the SSC
clock, and that the spread spectrum amount is
set in bits 3-5.
RW
0 = Disabled
1 = Enabled
1
5
0
4
0
3
0
2
Reserved
0
1
Reserved
0
Reserved
0
Reserved
See Table 2: LCD Spread Select
Table
PLL3 FS Select
These 3 bits select the frequency of PLL3 and
the SSC clock when Byte 1 Bit 6 (PLL3
Spread Spectrum Enable) is set.
RW
相关PDF资料
PDF描述
9UMS9633BFILFT 166.67 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO48
9UMS9633BKILFT 166.67 MHz, PROC SPECIFIC CLOCK GENERATOR, PQCC48
9UMS9633BFLFT OTHER CLOCK GENERATOR, PDSO48
9ZX21501CKLFT 9ZX SERIES, PLL BASED CLOCK DRIVER, 15 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC64
9ZX21501CKLF 9ZX SERIES, PLL BASED CLOCK DRIVER, 15 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC64
相关代理商/技术参数
参数描述
9UMS9610CKLFT 功能描述:实时时钟 RoHS:否 制造商:Microchip Technology 功能:Clock, Calendar. Alarm RTC 总线接口:I2C 日期格式:DW:DM:M:Y 时间格式:HH:MM:SS RTC 存储容量:64 B 电源电压-最大:5.5 V 电源电压-最小:1.8 V 最大工作温度:+ 85 C 最小工作温度: 安装风格:Through Hole 封装 / 箱体:PDIP-8 封装:Tube
9UMS9633 制造商:IDT 制造商全称:Integrated Device Technology 功能描述:ULTRA MOBILE PC CLOCK FOR AUTOMOTIVE USE
9UMS9633BFILF 功能描述:时钟发生器及支持产品 RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56
9UMS9633BFILFT 功能描述:时钟发生器及支持产品 RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56
9UMS9633BFW3LFT 制造商:IDT 制造商全称:Integrated Device Technology 功能描述:ULTRA MOBILE PC CLOCK FOR AUTOMOTIVE USE