参数资料
型号: A3P030-2QNG68II
元件分类: FPGA
英文描述: FPGA, 768 CLBS, 30000 GATES, 350 MHz, QCC68
封装: 8 X 8 MM, 0.90 MM HEIGHT, 0.40 MM PITCH, GREEN, QFN-68
文件页数: 10/49页
文件大小: 5893K
代理商: A3P030-2QNG68II
ProASIC3 DC and Switching Characteristics
v1.3
2 - 91
Timing Characteristics
Table 2-107 RAM4K9
Commercial-Case Conditions: TJ = 70°C, Worst-Case VCC = 1.425 V
Parameter
Description
–2
–1
Std.
–F
Units
tAS
Address setup time
0.25 0.28 0.33 0.40
ns
tAH
Address hold time
0.00 0.00 0.00 0.00
ns
tENS
REN_B, WEN_B setup time
0.14 0.16 0.19 0.23
ns
tENH
REN_B, WEN_B hold time
0.10 0.11 0.13 0.16
ns
tBKS
BLK_B setup time
0.23 0.27 0.31 0.37
ns
tBKH
BLK_B hold time
0.02 0.02 0.02 0.03
ns
tDS
Input data (DI) setup time
0.18 0.21 0.25 0.29
ns
tDH
Input data (DI) hold time
0.00 0.00 0.00 0.00
ns
tCKQ1
Clock HIGH to new data valid on DO (output retained, WMODE = 0)
2.36 2.68 3.15 3.79
ns
Clock HIGH to new data valid on DO (flow-through, WMODE = 1)
1.79 2.03 2.39 2.87
ns
tCKQ2
Clock HIGH to new data valid on DO (pipelined)
0.89 1.02 1.20 1.44
ns
tWRO
Address collision clk-to-clk delay for reliable read access after write
on same address
TBDTBD TBDTBD
ns
tCCKH
Address collision clk-to-clk delay for reliable write access after
write/read on same address
TBDTBD TBDTBD
ns
tRSTBQ
RESET_B LOW to data out LOW on DO (flow-through)
0.92 1.05 1.23 1.48
ns
RESET_B LOW to Data Out LOW on DO (pipelined)
0.92 1.05 1.23 1.48
ns
tREMRSTB
RESET_B removal
0.29 0.33 0.38 0.46
ns
tRECRSTB
RESET_B recovery
1.50 1.71 2.01 2.41
ns
tMPWRSTB
RESET_B minimum pulse width
0.21 0.24 0.29 0.34
ns
tCYC
Clock cycle time
3.23 3.68 4.32 5.19
ns
FMAX
Maximum frequency
310
272
231
193
MHz
Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating
values.
相关PDF资料
PDF描述
A3P030-2VQ100II FPGA, 768 CLBS, 30000 GATES, 350 MHz, PQFP100
A3P030-2VQG100II FPGA, 768 CLBS, 30000 GATES, 350 MHz, PQFP100
A3P030-FQN48 FPGA, 768 CLBS, 30000 GATES, 350 MHz, QCC48
A3P030-FQN68 FPGA, 768 CLBS, 30000 GATES, 350 MHz, QCC68
A3P030-FQNG48 FPGA, 768 CLBS, 30000 GATES, 350 MHz, QCC48
相关代理商/技术参数
参数描述
A3P030-2VQ100 功能描述:IC FPGA 1KB FLASH 30K 100-VQFP RoHS:否 类别:集成电路 (IC) >> 嵌入式 - FPGA(现场可编程门阵列) 系列:ProASIC3 标准包装:152 系列:IGLOO PLUS LAB/CLB数:- 逻辑元件/单元数:792 RAM 位总计:- 输入/输出数:120 门数:30000 电源电压:1.14 V ~ 1.575 V 安装类型:表面贴装 工作温度:-40°C ~ 85°C 封装/外壳:289-TFBGA,CSBGA 供应商设备封装:289-CSP(14x14)
A3P030-2VQ100I 功能描述:IC FPGA 1KB FLASH 30K 100-VQFP RoHS:否 类别:集成电路 (IC) >> 嵌入式 - FPGA(现场可编程门阵列) 系列:ProASIC3 标准包装:152 系列:IGLOO PLUS LAB/CLB数:- 逻辑元件/单元数:792 RAM 位总计:- 输入/输出数:120 门数:30000 电源电压:1.14 V ~ 1.575 V 安装类型:表面贴装 工作温度:-40°C ~ 85°C 封装/外壳:289-TFBGA,CSBGA 供应商设备封装:289-CSP(14x14)
A3P030-2VQ144 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:ProASIC3 Flash Family FPGAs
A3P030-2VQ144ES 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:ProASIC3 Flash Family FPGAs
A3P030-2VQ144I 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:ProASIC3 Flash Family FPGAs