参数资料
型号: A3P030-FQN48
元件分类: FPGA
英文描述: FPGA, 768 CLBS, 30000 GATES, 350 MHz, QCC48
封装: 8 X 8 MM, 0.90 MM HEIGHT, 0.40 MM PITCH, QFN-48
文件页数: 25/49页
文件大小: 5893K
代理商: A3P030-FQN48
ProASIC3 DC and Switching Characteristics
2- 104
v1.3
Part Number and Revision Date
Part Number 51700097-002-3
Revised August 2008
List of Changes
The following table lists critical changes that were made in the current version of the chapter.
Previous Version
Changes in Current Version (v1.3)
Page
v1.2
(June 2008)
TJ, Maximum Junction Temperature, was changed to 100° from 110 in the
"Thermal Characteristics" section and EQ 2-2. The calculated result of Maximum
Power Allowed has thus changed to 1.463 W from 1.951 W.
Values for the A3P015 device were added to Table 2-7 Quiescent Supply
Values for the A3P015 device were added to Table 2-14 Different Components
The "PLL Contribution—PPLL" section was updated to change the PPLL formula
from PAC13 + PAC14 * FCLKOUT to PDC4 + PAC13 * FCLKOUT.
Both fall and rise values were included for tDDRISUD and tDDRIHD in
The typical value for Delay Increments in Programmable Delay Blocks was
v1.1
(January 2008)
Table note references were added to Table 2-2 Recommended Operating
Conditions 1, and the order of the table notes was changed.
remove "as measured on quiet I/Os." Table note 1 was revised to remove
"estimated SSO density over cycles." Table note 2 was revised to remove "refers
only to overshoot/undershoot limits for simultaneous switching I/Os.
"
The "Power per I/O Pin" section was updated to include 3 additional tables
pertaining to input buffer power and output buffer power.
values for 3.3 V PCI/PCI-X.
updated.
v1.0
(January 2008)
column and was incorrect. It was corrected and changed to TA.
Temperature1, Maximum Operating Junction Temperature was changed from
110°C to 100°C for both commercial and industrial grades.
In the "PLL Contribution—PPLL" section, the following was deleted:
FCLKIN is the input clock frequency.
was incorrect. It previously said TJ and it was corrected and changed to TA.
相关PDF资料
PDF描述
A3P030-FQN68 FPGA, 768 CLBS, 30000 GATES, 350 MHz, QCC68
A3P030-FQNG48 FPGA, 768 CLBS, 30000 GATES, 350 MHz, QCC48
A3P030-FQNG68 FPGA, 768 CLBS, 30000 GATES, 350 MHz, QCC68
A3P030-QN132II FPGA, 768 CLBS, 30000 GATES, 350 MHz, BCC132
A3P030-QN48II FPGA, 768 CLBS, 30000 GATES, 350 MHz, QCC48
相关代理商/技术参数
参数描述
A3P030-FQNG132 制造商:Microsemi Corporation 功能描述:FPGA PROASIC3 30K GATES 193MHZ 130NM 1.5V 132QFN - Trays
A3P030-FVQ100 制造商:Microsemi Corporation 功能描述:FPGA PROASIC3 30K GATES 193MHZ 130NM 1.5V 100VQFP - Trays
A3P030-FVQ144 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:ProASIC3 Flash Family FPGAs
A3P030-FVQ144ES 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:ProASIC3 Flash Family FPGAs
A3P030-FVQ144I 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:ProASIC3 Flash Family FPGAs