参数资料
型号: AD724JRZ-R7
厂商: Analog Devices Inc
文件页数: 3/15页
文件大小: 0K
描述: IC ENCODER RGB TO NTSC 16SOIC TR
标准包装: 400
类型: 视频编码器
应用: RGB 至 NTSC/PAL
电压 - 电源,数字: 4.75 V ~ 5.25 V
安装类型: 表面贴装
封装/外壳: 16-SOIC(0.295",7.50mm 宽)
供应商设备封装: 16-SOIC W
包装: 带卷 (TR)
AD724
REV. B
–11–
video from an MPEG decoder and creating both analog RGB
video and composite video.
The 24-bit wide RGB video is converted to analog RGB by
the ADV7120 (Triple 8-bit video DAC—available in 48-lead
LQFP). The analog current outputs from the DAC are termi-
nated to ground at both ends with 75
as called for in the data
sheet. These signals are ac coupled to the analog inputs of the
AD724. The HSYNC and VSYNC signals from the MPEG
Controller are directly applied to the AD724.
If the set of termination resistors closest to the AD724 are re-
moved, an RGB monitor can be connected to these signals and
will provide the required second termination. This is acceptable
as long as the RGB monitor is always present and connected. If
it is to be removed on occasion, another termination scheme is
required.
The AD8013 or AD8073 triple video op amp can provide buff-
ering for such applications. Each channel is set for a gain of two
while the outputs are back terminated with a series 75
resis-
tor. This provides the proper signal levels at the monitor, which
terminates the lines with 75
.
AD724 APPLICATION DISCUSSION—NTSC/PAL
CRYSTAL SELECT CIRCUIT
For systems that support both NTSC and PAL, and will use a
crystal for the subcarrier, a low cost crystal selection circuit can
be made that, in addition to the two crystals, requires two low
cost diodes, two resistors and a logic inverter gate. The circuit
selection can be driven by the STND signal that already drives
Pin 1 to select between NTSC and PAL operation for the AD724.
A schematic for such a circuit is shown in Figure 17. Each crys-
tal ties directly to FIN (Pin 3) with one terminal and has the
other terminal connected via a series diode to ground. Each
diode serves as a switch, depending on whether it is forward
biased or has no bias.
FIN
AGND
DGND
HSYNC
VSYNC
HSYNC
VSYNC
COMP
75
220 F
COMPOSITE
VIDEO
CRMA
LUMA
75
220 F
75
220 F
S-VIDEO
10k
AD724
ENCD
SELECT
STND
APOS
DPOS
0.1 F
0.01 F
10–30pF
L1 (FERRITE BEAD)
+5V (VAA)
10 F
33 F
+5V (VCC)
GND
ADV7120
SYNC
CLOCK
BLANK
GND
24
DATA IN
HSYNC
VSYNC
+5V (VAA)
10k
+5V
10k
0.1 F
0.01 F
RSET
550
0.1 F
+5V
VAA
VREF
FSADJ
COMP
0.1 F
+5V (VAA)
RIN
GIN
BIN
75
IOG
IOR
IOB
+5V
10k
AD589
(1.2V REF)
+5V
0.1 F
+5V
CRYSTAL
* PARALLEL–RESONANT CRYSTAL; 3.579545MHz (NTSC)
OR 4.433620MHz (PAL) CAPACITOR VALUE DEPENDS
ON CRYSTAL CHOSEN
**
*
75
***
*** 0.1 F CAPACITORS RECOMMENDED
**FSC OR 4FSC CLOCK; 3.579545MHz, 14.31818MHz (NTSC)
OR 4.433620MHz, 17.734480MHz(PAL)
OSC
MPEG
DECODER
0.1 F
Figure 16. AD724 and ADV7120/ADV7122 Providing MPEG Video Solution
Figure 15 shows a circuit for connection to the VGA port of a
PC. The RGB outputs are ac coupled to the respective inputs of
the AD724. These signals should each be terminated to ground
with 75
.
The standard 15-pin VGA connector has HSYNC on Pin 13
and VSYNC on Pin 14. These signals also connect directly to
the same name signals on the AD724. The FIN signal can be
provided by any of the means described elsewhere in the data
sheet. For a synchronous NTSC system, the internal 4FSC
(14.31818 MHz) clock that drives the VGA controller can be
used for FIN on the AD724. This signal is not directly accessible
from outside the computer, but it does appear on the VGA card.
If a separate RGB monitor is also to be used, it is not possible to
simply connect it to the R, G and B signals. The monitor pro-
vides a termination that would double terminate these signals.
The R, G and B signals should be buffered by three amplifiers
with high input impedances. These should be configured for a
gain of two, which is normalized by the divide-by-two termina-
tion scheme used for the RGB monitor.
The AD8013 is a triple video amplifier that can provide the
necessary buffering in a single package. It also provides a disable
pin for each amplifier, which can be used to disable the drive to
the RGB monitor when interlaced video is used (SELECT = LO).
When the RGB signals are noninterlaced, setting SELECT HI will
enable the AD8013 to drive the RGB monitor and disable the
encoding function of the AD724 via Pin 5. HSYNC and VSYNC
are logic level signals that can drive both the AD724 and RGB
monitor in parallel. If the disable feature is not required, the
AD8073 triple video op amp can provide a lower cost solution.
AD724 Used with an MPEG Decoder
MPEG decoding of compressed video signals is becoming a
more prevalent feature in many PC systems. To display images
on the computer monitor, video in RGB format is required.
However, to display the images on a TV monitor, or to record
the images on a VCR, video in composite format is required.
Figure 16 shows a schematic for taking the 24-bit wide RGB
相关PDF资料
PDF描述
AD724JR-REEL IC ENCODER RGB TO NTSC 16-SOIC
VI-B1N-IY-F1 CONVERTER MOD DC/DC 18.5V 50W
VE-27Y-IX-F3 CONVERTER MOD DC/DC 3.3V 49.5W
VE-26Z-IY-F3 CONVERTER MOD DC/DC 2V 20W
VE-26Z-IX-F1 CONVERTER MOD DC/DC 2V 30W
相关代理商/技术参数
参数描述
AD724JRZ-RL 功能描述:IC ENCODER RGB TO NTSC 16SOIC TR RoHS:是 类别:集成电路 (IC) >> 接口 - 编码器,解码器,转换器 系列:- 产品变化通告:Development Systems Discontinuation 26/Apr/2011 标准包装:1 系列:- 类型:编码器 应用:DVB-S.2 系统 电压 - 电源,模拟:- 电压 - 电源,数字:- 安装类型:- 封装/外壳:模块 供应商设备封装:模块 包装:散装 其它名称:Q4645799
AD725 制造商:AD 制造商全称:Analog Devices 功能描述:Low Cost RGB to NTSC/PAL Encoder with Luma Trap Port
AD725AR 制造商:Analog Devices 功能描述:RGB to NTSC and PAL Encoder 16-Pin SOIC W 制造商:Rochester Electronics LLC 功能描述:SOIC LOW COST VIDEO ENCODER - Bulk 制造商:Analog Devices 功能描述:TUBE / SOIC LOW COST VIDEO ENCODER
AD725AR-REEL 制造商:Analog Devices 功能描述:RGB to NTSC and PAL Encoder 16-Pin SOIC W T/R 制造商:Rochester Electronics LLC 功能描述:SOIC LOW COST VIDEO ENCODER - Tape and Reel
AD725AR-REEL7 制造商:Analog Devices 功能描述:RGB to NTSC and PAL Encoder 16-Pin SOIC W T/R 制造商:Rochester Electronics LLC 功能描述:SOIC LOW COST VIDEO ENCODER - Tape and Reel