参数资料
型号: AD7472ARUZ-REEL
厂商: Analog Devices Inc
文件页数: 18/21页
文件大小: 0K
描述: IC ADC 12BIT PARALL 24-TSSOP T/R
标准包装: 2,500
位数: 12
采样率(每秒): 1.5M
数据接口: 并联
转换器数目: 1
功率耗散(最大): 12mW
电压电源: 模拟和数字
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 24-TSSOP(0.173",4.40mm 宽)
供应商设备封装: 24-TSSOP
包装: 带卷 (TR)
输入数目和类型: 1 个单端,单极
REV. B
–5–
AD7470/AD7472
Limit at TMIN, TMAX
Parameter
AD7470
AD7472
Unit
Description
fCLK
2
10
kHz min
30
26
MHz max
tCONVERT
436.42
531.66
ns min
tCLK = 1/fCLK IN
tWAKEUP
11
s max
Wake-Up Time
t1
10
ns min
CONVST Pulse Width
t2
CONVST to BUSY Delay,
10
ns max
VDD = 5 V, A and B Versions
15
ns max
VDD = 5 V, Y Version
30
ns max
VDD = 3 V, A and B Versions
35
ns max
VDD = 3 V, Y Version
t3
00
ns max
BUSY to
CS Setup Time
t4
3
00
ns max
CS to RD Setup Time
t5
20
ns min
RD Pulse Width
t6
3
15
ns min
Data Access Time After Falling Edge of
RD
t7
4
88
ns max
Bus Relinquish Time After Rising Edge of
RD
t8
00
ns max
CS to RD Hold Time
t9
Acquisition Time
135
ns max
A and B Versions
140
ns max
Y Version
t10
100
ns min
Quiet Time
NOTES
1Sample tested at 25
°C to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of V
DD) and timed from a voltage level of 1.6 V.
See Figure 1.
2Mark/Space ratio for the CLK inputs is 40/60 to 60/40. First CLK pulse should be 10 ns min from falling edge of
CONVST.
3Measured with the load circuit of Figure 1 and defined as the time required for the output to cross 0.8 V or 2.0 V.
4t
7 is derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 1. The measured number is then extrapolated
back to remove the effects of charging or discharging the 50 pF capacitor. This means that the time, t 7, quoted in the timing characteristics, is the true bus relinquish
time of the part and is independent of the bus loading.
Specifications subject to change without notice.
TIMING SPECIFICATIONS1 (V
DD = 2.7 V to 5.25 V, REF IN = 2.5 V; TA = TMIN to TMAX, unless otherwise noted.)
200 A
IOL
200 A
IOH
CL
50pF
TO OUTPUT
PIN
1.6V
Figure 1. Load Circuit for Digital Output Timing Specifications
相关PDF资料
PDF描述
D38999/26KE26BA CONN HSG PLUG 26POS STRGHT SCKT
D38999/20KG41BD CONN HSG RCPT 41POS WALL MT SCKT
D38999/26WJ7AA CONN HSG PLUG 99POS STRGHT PINS
VE-22M-IW-S CONVERTER MOD DC/DC 10V 100W
VE-263-MY CONVERTER MOD DC/DC 24V 50W
相关代理商/技术参数
参数描述
AD7472ARUZ-REEL7 功能描述:IC ADC 12BIT PARALL 24-TSSOP T/R RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1,000 系列:- 位数:16 采样率(每秒):45k 数据接口:串行 转换器数目:2 功率耗散(最大):315mW 电压电源:模拟和数字 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:28-SOIC(0.295",7.50mm 宽) 供应商设备封装:28-SOIC W 包装:带卷 (TR) 输入数目和类型:2 个单端,单极
AD7472ARZ 功能描述:IC ADC 12BIT PARALLEL 24SOIC RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 其它有关文件:TSA1204 View All Specifications 标准包装:1 系列:- 位数:12 采样率(每秒):20M 数据接口:并联 转换器数目:2 功率耗散(最大):155mW 电压电源:模拟和数字 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:48-TQFP 供应商设备封装:48-TQFP(7x7) 包装:Digi-Reel® 输入数目和类型:4 个单端,单极;2 个差分,单极 产品目录页面:1156 (CN2011-ZH PDF) 其它名称:497-5435-6
AD7472BR 制造商:Analog Devices 功能描述:ADC Single SAR 1.5Msps 12-bit Parallel 24-Pin SOIC W 制造商:Rochester Electronics LLC 功能描述:12 BIT 1.5MSPS PARALLEL ADC I.C. - Bulk 制造商:Analog Devices 功能描述:SEMICONDUCTORS ((NW))
AD7472BR-REEL 制造商:AD 制造商全称:Analog Devices 功能描述:1.75 MSPS, 4 mW 10-Bit/12-Bit Parallel ADCs
AD7472BR-REEL7 功能描述:IC ADC 12BIT PARALLEL 24-SOIC RoHS:否 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1,000 系列:- 位数:12 采样率(每秒):300k 数据接口:并联 转换器数目:1 功率耗散(最大):75mW 电压电源:单电源 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:24-SOIC(0.295",7.50mm 宽) 供应商设备封装:24-SOIC 包装:带卷 (TR) 输入数目和类型:1 个单端,单极;1 个单端,双极