参数资料
型号: AD790SQ
厂商: Analog Devices Inc
文件页数: 9/12页
文件大小: 0K
描述: IC COMPARATOR PREC W/LATCH 8CDIP
设计资源: Automated Calibration Technique That Reduces AD5360 Offset Voltage to Less Than 1 mV (CN0123)
标准包装: 1
类型: 带锁销
元件数: 1
输出类型: CMOS,TTL
电压 - 电源,单路/双路(±): 4.5 V ~ 7 V,±2.25 V ~ 16.5 V
电压 - 输入偏移(最小值): 1.5mV @ 5V
电流 - 输入偏压(最小值): 5µA @ 5V
电流 - 静态(最大值): 10mA
CMRR, PSRR(标准): 95dB CMRR,90dB PSRR
传输延迟(最大): 50ns
磁滞: 500µV
工作温度: -55°C ~ 125°C
封装/外壳: 8-CDIP(0.300",7.62mm)
安装类型: 通孔
包装: 管件
AD790
REV. D
–6–
CIRCUIT DESCRIPTION
The AD790 possesses the overall characteristics of a standard
monolithic comparator: differential inputs, high gain and a logic
output. However, its function is implemented with an architec-
ture which offers several advantages over previous comparator
designs. Specifically, the output stage alleviates some of the limi-
tations of classic “TTL” comparators and provides a symmetric
output. A simplified representation of the AD790 circuitry is
shown in Figure 5.
A1
A2
Av
OUTPUT
GAIN STAGE
OUTPUT STAGE
Q2
Q1
+
+
+
IN
+
IN
VLOGIC
GND
Figure 5. AD790 Block Diagram
The output stage takes the amplified differential input signal and
converts it to a single-ended logic output. The output swing is
defined by the pull-up PNP and the pull-down NPN. These pro-
duce inherent rail-to-rail output levels, compatible with CMOS
logic, as well as TTL, without the need for clamping to internal
bias levels. Furthermore, the pull-up and pull-down levels are
symmetric about the center of the supply range and are refer-
enced off the VLOGIC supply and ground. The output stage has
nearly symmetric dynamic drive capability, yielding equal rise
and fall times into subsequent logic gates.
Unlike classic TTL or CMOS output stages, the AD790 circuit
does not exhibit large current spikes due to unwanted current
flow between the output transistors. The AD790 output stage
has a controlled switching scheme in which amplifiers A1 and
A2 drive the output transistors in a manner designed to reduce
the current flow between Q1 and Q2. This also helps minimize
the disturbances feeding back to the input which can cause
troublesome oscillations.
The output high and low levels are well controlled values defined
by VLOGIC (5 V), ground and the transistor equivalent Schottky
clamps and are compatible with TTL and CMOS logic require-
ments. The fanout of the output stage is shown in TPC 3 for
standard LSTTL or HCMOS gates. Output drive behavior vs.
capacitive load is shown in TPC 2.
HYSTERESIS
The AD790 uses internal feedback to develop hysteresis about
the input reference voltage. Figure 6 shows how the input offset
voltage and hysteresis terms are defined. Input offset voltage
(VOS) is the difference between the center of the hysteresis
range and the ground level. This can be either positive or nega-
tive. The hysteresis voltage (VH) is one-half the width of the
V
OH
VOL
H
V
= HYSTERESIS VOLTAGE
H
V
0
H
V
OUT
IN
+
VOS
V
OS = INPUT OFFSET VOLTAGE
2
3
7
IN
+
OUT
V
GND
Figure 6. Hysteresis Definitions (N, Q Package Pinout)
hysteresis range. This built-in hysteresis allows the AD790 to
avoid oscillation when an input signal slowly crosses the ground
level.
SUPPLY VOLTAGE CONNECTIONS
The AD790 may be operated from either single or dual supply
voltages. Internally, the VLOGIC circuitry and the analog front-
end of the AD790 are connected to separate supply pins. If dual
supplies are used, any combination of voltages in which +VS
VLOGIC – 0.5 V and –VS
≤ 0 may be chosen. For single supply
operation (i.e., +VS = VLOGIC), the supply voltage can be oper-
ated between 4.5 V and 7 V. Figure 7 shows some other examples
of typical supply connections possible with the AD790.
BYPASSING AND GROUNDING
Although the AD790 is designed to be stable and free from
oscillations, it is important to properly bypass and ground the
power supplies. Ceramic 0.1
F capacitors are recommended
and should be connected directly at the AD790’s supply pins.
These capacitors provide transient currents to the device during
comparator switching. The AD790 has three supply voltage
pins, +VS, –VS and VLOGIC. It is important to have a common
ground lead on the board for the supply grounds and the GND
pin of the AD790 to provide the proper return path for the
supply current.
LATCH OPERATION
The AD790 has a latch function for retaining input information
at the output. The comparator decision is “latched” and the
output state is held when Pin 5 is brought low. As long as Pin 5
is kept low, the output remains in the high or low state, and
does not respond to changing inputs. Proper capture of the
input signal requires that the timing relationships shown in
Figure 4 are followed. Pin 5 should be driven with CMOS or
TTL logic levels.
The output of the AD790 will respond to the input when Pin 5
is at a high logic level. When not in use, Pin 5 should be connected
to the positive logic supply. When using dual supplies, it is rec-
ommended that a 510
resistor be placed in series with Pin 5
and the driving logic gate to limit input currents during powerup.
相关PDF资料
PDF描述
AD8013ANZ IC OPAMP SINGLE 14DIP
AD8023ARZ IC AMP VIDEO TRIPLE HC 14-SOIC
AD8073JNZ IC VIDEO AMP TRIPLE 14-DIP
AD8074ARU IC TRPL VID BUFF 500MHZ 16-TSSOP
AD810AN IC CURR-FDBK AMP VIDEO LP 8-DIP
相关代理商/技术参数
参数描述
AD790SQ/883B 制造商:AD 制造商全称:Analog Devices 功能描述:Fast, Precision Comparator
AD7910 制造商:AD 制造商全称:Analog Devices 功能描述:250 kSPS, 10-/12-Bit ADCs in 6-Lead SC70
AD7910AKS-500RL7 制造商:Rochester Electronics LLC 功能描述: 制造商:Analog Devices 功能描述:
AD7910AKS-REEL 制造商:Analog Devices 功能描述:
AD7910AKS-REEL7 制造商:Rochester Electronics LLC 功能描述: 制造商:Analog Devices 功能描述: